# GW1NZ series of FPGA Products # **Datasheet** DS841-2.7E, 4/25/2025 # Copyright © 2025 Guangdong Gowin Semiconductor Corporation. All Rights Reserved. GOWINSEM, Gowin, LittleBee, and GOWINSEMI are trademarks of Guangdong Gowin Semiconductor Corporation and are registered in China, the U.S. Patent and Trademark Office, and other countries. All other words and logos identified as trademarks or service marks are the property of their respective holders. No part of this document may be reproduced or transmitted in any form or by any means, electronic, mechanical, photocopying, recording or otherwise, without the prior written consent of GOWINSEMI. #### Disclaimer GOWINSEMI assumes no liability and provides no warranty (either expressed or implied) and is not responsible for any damage incurred to your hardware, software, data, or property resulting from usage of the materials or intellectual property except as outlined in the GOWINSEMI Terms and Conditions of Sale. GOWINSEMI may make changes to this document at any time without prior notice. Anyone relying on this documentation should contact GOWINSEMI for the current documentation and errata. ## **Revision History** | Date | Version | Description | | | |------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 01/23/2019 | 1.0E | Initial release. | | | | 02/12/2019 | 1.1E | Part naming figures updated. | | | | 04/03/2019 | 1.2E | <ul> <li>I/O BANK view updated.</li> <li>Description of I3C bus and SPMI added; Description of the tolerance of the on-chip oscillator added.</li> <li>Operating temperature changed to Junction temperature.</li> </ul> | | | | 09/25/2019 | 1.3E | <ul> <li>Note of "The IOs of the GW1NZ-1 device do not support differential input" added.</li> <li>Power supply ramp rates updated.</li> </ul> | | | | 11/06/2019 | 1.4E | The number of maximum I/Os updated. | | | | 01/06/2020 | 1.5E | <ul> <li>The static current of ZV devices added.</li> <li>Description of the low power feature of the User Flash added.</li> </ul> | | | | 06/30/2020 | 1.6E | GW1NZ-1 FN32F added. | | | | 12/12/2020 | 1.7E | GW1NZ-2 added. | | | | 01/19/2021 | 1.7.1E | Information on I/O Standards updated. | | | | 01/27/2021 | 1.7.2E | GW1NZ-2 QN48/QN48M added. | | | | 02/26/2021 | 1.8E | GW1NZ-2 removed. | | | | 11/26/2021 | 1.8.1E | Information on I/O logic optimized. | | | | 11/18/2022 | 1.9E | <ul> <li>Note about DC current limit added.</li> <li>"Figure 2-1 Architecture Overview of GW1NZ-1" updated.</li> <li>"Table 2-1 Output I/O Standards and Configuration Options Supported by GW1NZ-1" updated.</li> <li>"Table 3-3 Power Supply Ramp Rates" updated.</li> <li>"Table 3-5 POR Parameters" updated.</li> <li>"Table 3-8 DC Electrical Characteristics over Recommended Operating Conditions" updated.</li> <li>"Table 3-12 Recommended I/O Operating Conditions" updated.</li> <li>Section 3.6.4 Byte-enable removed.</li> <li>Description of configuration Flash added.</li> </ul> | | | | 02/27/2023 | 2.0E | <ul> <li>"Table 3-1 Absolute Max. Ratings" updated.</li> <li>"Table 3-23 User Flash Timing Parameters" updated.</li> <li>"Table 3-8 DC Electrical Characteristics over Recommended Operating Conditions" updated.</li> <li>Information on Slew Rate removed.</li> <li>Description added to "2.7User Flash (GW1NZ-1)".</li> </ul> | | | | 07/20/2023 | 2.1E | <ul> <li>Note about the default state of GPIOs modified.</li> <li>The I/O logic output diagram and the I/O logic input diagram combined into "Figure 2-8 I/O Logic Input and Output".</li> </ul> | | | | Date | Version | Description | | | | |------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | | | <ul> <li>Description of Flash resources updated.</li> <li>"2.6.2BSRAM Configuration Modes" added.</li> <li>"Table 3-3 Power Supply Ramp Rates" updated.</li> <li>"Table 3-9 Static Current(LV Version)" updated.</li> <li>"Figure 4-3 Package Marking Examples" updated.</li> <li>GW1NZ-2 added.</li> </ul> | | | | | 08/18/2023 | 2.2E | <ul> <li>"Table 1-1 Product Resources" updated.</li> <li>"Table 1-2" and its notes updated.</li> <li>Note for "Table 3-8 DC Electrical Characteristics over Recommended Operating Conditions" modified.</li> <li>"Table 3-23 User Flash Timing Parameters[1], [4], [5]" and its notes updated.</li> <li>"Figure 4-3 Package Marking Examples" updated.</li> <li>Note about default state of GPIOs optimized.</li> <li>Editorial updates.</li> </ul> | | | | | 09/08/2023 | 2.3E | <ul><li>GW1NZ-1 FN24/CG25 added.</li><li>"2.6.7 Power up Conditions" removed.</li></ul> | | | | | 11/30/2023 | 2.4E | <ul> <li>GW1NZ-2 CS42 added.</li> <li>"Table 1-1 Product Resources" updated.</li> <li>Note added to "Table 2-3 Output I/O Standards and Configuration Options Supported by GW1NZ-2" and "Table 3-13 Single-ended I/O DC Characteristics".</li> <li>"Table 3-2 Recommended Operating Conditions<sup>[1]</sup>" updated.</li> </ul> | | | | | 12/28/2023 | 2.4.1E | <ul> <li>"Table 1-1 Product Resources" updated.</li> <li>"Table 1-2 Device-Package Combinations and Maximum User I/Os (True LVDS Pairs)" updated.</li> <li>"Table 3-2 Recommended Operating Conditions<sup>[1]</sup>" updated.</li> <li>"Figure 2-6 I/O Bank Distribution View of GW1NZ-2" updated.</li> <li>Description of Flash resources updated.</li> </ul> | | | | | 07/12/2024 | 2.5E | <ul> <li>"Table 3-3 Power Supply Ramp Rates" updated, modifying ramp rate for V<sub>CC</sub>.</li> <li>Recommended operating range of LV version V<sub>CC</sub> modified.</li> <li>"Table 3-1 Absolute Max. Ratings" and "Table 3-2 Recommended Operating Conditions<sup>[1]</sup>" updated, adding voltage information for hard core MIPI D-PHY.</li> <li>Description of Bank6 in "Figure 2-6 I/O Bank Distribution View of GW1NZ-2" added.</li> <li>Note on Maximum GPIOs added to "Table 1-1 Product Resources".</li> <li>Description of IODELAY module updated.</li> <li>"Table 3-13 Single-ended I/O DC Characteristics" updated, modifying IoL and IOH of LVCMOS12 standard.</li> <li>Note on functional description of dual port BSRAM and semi-dual port BSRAM modified.</li> </ul> | | | | | 02/28/2025 | 2.6E | "Table 3-16 Gearbox Timing Parameters" and "Table | | | | | Date | Version | Description | | |------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | | <ul> <li>3-17 External Switching Characteristics" updated.</li> <li>"Table 1-2 Device-Package Combinations and Maximum User I/Os (True LVDS Pairs)" updated, correcting the number of maximum user IOs of the GW1NZ-2 device in the CS100H package.</li> <li>"Table 3-13 Single-ended I/O DC Characteristics" updated, modifying IoL and IoH of LVCMOS12 standard.</li> <li>Description of MIPI IO optimized.</li> <li>GW1NZ-2 CG56 added.</li> </ul> | | | 04/25/2025 | 2.7E | <ul> <li>"Table 2-1 Output I/O Standards and Configuration Options Supported by GW1NZ-1" and "Table 2-3 Output I/O Standards and Configuration Options Supported by GW1NZ-2" updated: correcting drive strength values for some I/O types.</li> <li>"Table 2-2 Input I/O Standards and Configuration Options Supported by GW1NZ-1" and "Table 2-4 Input I/O Standards and Configuration Options Supported by GW1NZ-2" updated: modifying V<sub>CCIO</sub> values for some I/O types.</li> <li>"3.3.5 Differential I/O DC Characteristics" added.</li> </ul> | | ## **Contents** | Contents | | |--------------------------------------|----------| | List of Figures | iv | | List of Tables | <b>v</b> | | 1 General Description | 1 | | 1.1 Features | 1 | | 1.2 Product Resources | 2 | | 1.3 Package Information | 2 | | 2 Architecture | 3 | | 2.1 Architecture Overview | 3 | | 2.2 Configurable Function Units | 4 | | 2.3 Input/Output Blocks | 5 | | 2.3.1 I/O Standards | 6 | | 2.3.2 True LVDS Design(GW1NZ-2) | 13 | | 2.3.3 I/O Logic | 14 | | 2.3.4 I/O Logic Modes | 16 | | 2.4 I3C Bus (GW1NZ-1) | 17 | | 2.4.1 Overview | 17 | | 2.4.2 Features | 17 | | 2.4.3 Signal Description | | | 2.5 SPMI (GW1NZ-1) | | | 2.5.1 Overview | | | 2.5.2 Signal Description | | | 2.6 Block SRAM | | | 2.6.1 Introduction | | | 2.6.2 BSRAM Configuration Modes | | | 2.6.3 Mixed Data Width Configuration | | | 2.6.4 Byte-enable | | | 2.6.5 Parity Bit | | | 2.6.6 Synchronous Operation | | | 2.6.7 BSRAM Operation Modes | | | 2.6.8 Clock Mode | 25 | | | 2.7 User Flash (GW1NZ-1) | 26 | |-----|---------------------------------------------------------------------------|------| | | 2.7.1 Features | 26 | | | 2.7.2 Mode | 26 | | | 2.8 User Flash (GW1NZ-2) | 27 | | | 2.8.1 Introduction | 27 | | | 2.9 MIPI D-PHY(GW1NZ-2) | 27 | | | 2.9.1 Hard MIPI D-PHY RX Core(GW1NZ-2) | 27 | | | 2.9.2 MIPI D-PHY RX/TX Implemented by Using GPIOs | 28 | | | 2.10 Clocks | 29 | | | 2.10.1 Global Clocks | 29 | | | 2.10.2 PLLs | 29 | | | 2.10.3 High-speed Clocks | 29 | | | 2.11 Long Wires | 30 | | | 2.12 Global Set/Reset | 30 | | | 2.13 Programming & Configuration | 30 | | | 2.13.1 SRAM Configuration | 31 | | | 2.13.2 Flash Programming | 31 | | | 2.14 On-chip Oscillator | 31 | | 3 E | OC and Switching Characteristics | . 33 | | | 3.1 Operating Conditions | 33 | | | 3.1.1 Absolute Max. Ratings | 33 | | | 3.1.2 Recommended Operating Conditions | 34 | | | 3.1.3 Power Supply Ramp Rates | 34 | | | 3.1.4 Hot Socketing Specifications | 35 | | | 3.1.5 POR Specifications | 35 | | | 3.2 ESD performance | 36 | | | 3.3 DC Electrical Characteristics | 37 | | | 3.3.1 DC Electrical Characteristics over Recommended Operating Conditions | 37 | | | 3.3.2 Static Current | 38 | | | 3.3.3 Recommended I/O Operating Conditions | 40 | | | 3.3.4 Single-ended I/O DC Characteristics | 41 | | | 3.3.5 Differential I/O DC Characteristics | 42 | | | 3.4 Switching Characteristics | 42 | | | 3.4.1 CFU Switching Characteristics | 42 | | | 3.4.2 Gearbox Switching Characteristics | 42 | | | 3.4.3 Clock and I/O Switching Characteristics | 44 | | | 3.4.4 BSRAM Switching Characteristics | 44 | | | 3.4.5 On-chip Oscillator Switching Characteristics | 44 | | | 3.4.6 PLL Switching Characteristics | 45 | | | 3.5 User Flash Characteristics | 46 | |------------|--------------------------------------------------|------| | | 3.5.1 DC Electrical Characteristics | 46 | | | 3.5.2 Timing Parameters | 48 | | | 3.5.3 Timing Diagrams | 49 | | | 3.6 Configuration Interface Timing Specification | 50 | | 4 ( | Ordering Information | . 51 | | | 4.1 Part Naming | 51 | | | 4.2 Package Markings | 52 | | 5 <i>A</i> | About This Manual | . 53 | | | 5.1 Purpose | 53 | | | 5.2 Related Documents | 53 | | | 5.3 Terminology and Abbreviations | 53 | | | 5.4 Support and Feedback | 55 | | | | | # List of Figures | Figure 2-1 Architecture Overview of GW1NZ-1 | 3 | |----------------------------------------------------------------------------------------|----| | Figure 2-2 Architecture Overview of GW1NZ-2 | 3 | | Figure 2-3 CFU Structure View | 5 | | Figure 2-4 IOB Structure View | 6 | | Figure 2-5 I/O Bank Distribution View of GW1NZ-1 | 7 | | Figure 2-6 I/O Bank Distribution View of GW1NZ-2 | 7 | | Figure 2-7 True LVDS Design | 14 | | Figure 2-8 I/O Logic Input and Output | 14 | | Figure 2-9 IODELAY Diagram | 15 | | Figure 2-10 I/O Register Diagram | 16 | | Figure 2-11 IEM Diagram | 16 | | Figure 2-12 Pipeline Mode in Single Port Mode, Dual Port Mode, and Semi-dual Port Mode | 23 | | Figure 2-13 Independent Clock Mode | 25 | | Figure 2-14 Read/Write Clock Mode | 25 | | Figure 2-15 Single Port Clock Mode | 26 | | Figure 2-16 GW1NZ-1 HCLK Distribution | 29 | | Figure 2-17 GW1NZ-2 HCLK Distribution | 30 | | Figure 3-1 Read Mode | 49 | | Figure 3-2 Write Mode | 49 | | Figure 3-3 Erase Mode | 50 | | Figure 4-1 Part Naming – ES | 51 | | Figure 4-2 Part Naming Examples - Production | 51 | | Figure 4-3 Package Marking Examples | 52 | DS841-2.7E iv # List of Tables | Table 1-1 Product Resources | . 2 | |-------------------------------------------------------------------------------|------| | Table 1-2 Device-Package Combinations and Maximum User I/Os (True LVDS Pairs) | . 2 | | Table 2-1 Output I/O Standards and Configuration Options Supported by GW1NZ-1 | . 8 | | Table 2-2 Input I/O Standards and Configuration Options Supported by GW1NZ-1 | . 8 | | Table 2-3 Output I/O Standards and Configuration Options Supported by GW1NZ-2 | . 9 | | Table 2-4 Input I/O Standards and Configuration Options Supported by GW1NZ-2 | . 12 | | Table 2-5 Port Description | . 15 | | Table 2-6 Total Delay of IODELAY Module | . 15 | | Table 2-7 I3C Signals | . 18 | | Table 2-8 SPMI Signals | . 20 | | Table 2-9 Memory Size Configuration | . 21 | | Table 2-10 Dual Port Mixed Read/Write Data Width Configuration | . 22 | | Table 2-11 Semi-dual Port Mixed Read/Write Data Width Configuration | . 22 | | Table 2-12 Clock Modes in Different BSRAM Modes | . 25 | | Table 2-13 User Flash Modes | . 27 | | Table 2-14 List of GW1NZ series of FPGA Products that Support MIPI IO Type | . 28 | | Table 2-15 Output Frequency Options of the On-chip Oscillator | . 31 | | Table 3-1 Absolute Max. Ratings | . 33 | | Table 3-2 Recommended Operating Conditions <sup>[1]</sup> | . 34 | | Table 3-3 Power Supply Ramp Rates | . 34 | | Table 3-4 Hot Socketing Specifications | . 35 | | Table 3-5 POR Parameters | . 35 | | Table 3-6 GW1NZ ESD - HBM | . 36 | | Table 3-7 GW1NZ ESD - CDM | . 36 | | Table 3-8 DC Electrical Characteristics over Recommended Operating Conditions | . 37 | | Table 3-9 Static Current(LV Version) | . 38 | | Table 3-10 Static Current (GW1NZ-1, ZV version) | . 38 | | Table 3-11 Static Current (GW1NZ-2, ZV version) <sup>[1],[3],[4]</sup> | . 39 | | Table 3-12 Recommended I/O Operating Conditions | . 40 | | Table 3-13 Single-ended I/O DC Characteristics | . 41 | | Table 3-13 Differential I/O DC Characteristics (LVDS) | . 42 | | Table 3-14 CFU Timing Parameters | . 42 | | | | DS841-2.7E | Table 3-16 Gearbox Timing Parameters | 42 | |---------------------------------------------------------------------|----| | Table 3-17 External Switching Characteristics | 44 | | Table 3-17 BSRAM Timing Parameters | 44 | | Table 3-18 On-chip Oscillator Parameters | 44 | | Table 3-19 PLL Parameters | 45 | | Table 3-20 GW1NZ-1 User Flash DC Characteristics <sup>[1]</sup> | 46 | | Table3-21 GW1NZ-2 User Flash DC Characteristics <sup>[1], [4]</sup> | 47 | | Table 3-23 User Flash Timing Parameters <sup>[1], [4], [5]</sup> | 48 | | Table 5-1 Terminology and Abbreviations | 54 | DS841-2.7E vi 1General Description 1.1Features # 1 General Description The GW1NZ series of FPGA products are the first generation products in the LittleBee family. They are non-volatile FPGA products featuring low power, instant-on, low-cost, enhanced security, small footprint, various packaging options, and flexible usage, and can be widely used in communication, industrial control, consumer, video surveillance, etc. Gowin provides an advanced FPGA hardware development environment that supports FPGA synthesis, placement & routing, bitstream generation and download, etc. ## 1.1 Features - Zero power consumption - 55nm embedded Flash technology - LV: Supports 1.1V/1.2V core voltage - ZV: Supports 0.9V/1.0V core voltage. Please refer to Table 3-10 for the static currents. - Supports dynamically turning on/off the clock - Supports dynamically turning on/off the User Flash - Power Management (GW1NZ-1) - SPMI: system power management interface - VCC and VCCM independent in the device - User Flash (GW1NZ-1) - NOR Flash - Can be turned on or off dynamically - Capacity: 64 Kbits - Data width: 32 bits - 10,000 write cycles - Greater than 10 years of data retention at +85°C - Page erase capability: 2048 bytes per page - Read duration: 25ns (Max) - Current Read operation: 2.19mA/25ns (Vcc) & 0.5mA/25ns (Vccx) (Max) Program/erase operation: 12/12mA(Max) - Fast Page Erase/Word Program Operation - Clock frequency: 40 MHz - Word Program Time: ≤16µs - Page Erase Time: ≤120 ms - User Flash (GW1NZ-2) - 10,000 write cycles - Greater than 10 years of data retention at +85°C - Data width: 32 bits - Capacity: 96 Kbits - Page Erase Capability: 2,048 bytes per page - Word Program Time: ≤16µs - Page Erase Time: ≤120 ms - Configuration Flash (GW1NZ-1) DS841-2.7E 1(55) 1General Description 1.1 Features - NOR Flash - 10,000 write cycles - Greater than 10 years of data retention at +85°C - Configuration Flash (GW1NZ-2) - NOR Flash - 10,000 write cycles - Greater than 10 years of data retention at +85°C - Hard MIPI D-PHY RX core (GW1NZ-2) - Supports MIPI CSI-2 and DSI RX - Available on Bank6 - MIPI data rate up to 2Gbps per lane - Supports up to 4 data lanes and 1 clock lane - MIPI D-PHY RX/TX Implemented by Using GPIOs - Supports MIPI CSI-2 and MIPI DSI RX/TX with a data rate of up to 1.2Gbps per lane - Three IO types are available: TLVDS, ELVDS, and MIPI IO. GW1NZ-1 only supports ELVDS output. For more information, see 2.9.2 MIPI D-PHY RX/TX Implemented by Using GPIOs - Multiple I/O standards - GW1NZ-1: LVCMOS33/25/18/15/12; LVTTL33, PCI, LVDS25E, BLVDSE, MLVDSE, LVPECLE, RSDSE - GW1NZ-2: LVCMOS33/25/18/15/12; LVTTL33, SSTL33/25/18 I, SSTL33/25/18 II, SSTL15; HSTL18 I, HSTL18 II, HSTL15 I; PCI, LVDS25, RSDS, LVDS25E, BLVDSE, MLVDSE, LVPECLE, RSDSE - Input hysteresis options - Drive strength options - Individual Bus Keeper, Pull-up/Pull-down, and Open Drain options - Hot socketing - Hard I3C core supporting SDR mode - Abundant basic logic cells - 4-input LUTs (LUT4s) - Supports shift registers and shadow SRAMs - Block SRAMs with multiple modes - Supports Dual Port mode, Single Port mode, and Semi-Dual Port mode - Supports byte-enable - Flexible PLLs - Frequency adjustment (multiplication and division) and phase adjustment - Supports global clocks - Built-in Flash programming - Instant-on - Supports security bit operation - Supports AUTO BOOT and DUAL BOOT - Configuration - JTAG configuration<sup>[1]</sup> Note! [1] The GW1NZ-1 device in the CG25/FN24 packages does not support JTAG configuration mode. Supports up to six GowinCONFIG configuration modes: AUTO BOOT, SSPI, MSPI, CPU, SERIAL, DUAL BOOT DS841-2.7E 2(55) 1General Description 1.2 Product Resources ## 1.2 Product Resources **Table 1-1 Product Resources** | Device | GW1NZ-1 | GW1NZ-2 | |----------------------------------------|-----------|-----------| | LUT4s | 1,152 | 2,304 | | Registers | 864 | 2,016 | | Shadow SRAM (SSRAM)<br>Capacity (bits) | 4K | 18K | | Block SRAM (BSRAM)<br>Capacity (bits) | 72K | 72K | | PLLs | 1 | 1 | | User Flash(bits) | 64K | 96K | | Maximum GPIOs[1] | 48 | 125 | | Core Voltage Typ.(LV Version) | 1.1V/1.2V | 1.1V/1.2V | | Core Voltage Typ.(ZV Version) | 0.9V/1.0V | 0.9V/1.0V | #### Note! [1] This is the maximum number of GPIOs the device can provide without package limitation. Please refer to Table 1-2 for the maximum number of user I/Os available for the specific packages. ## 1.3 Package Information Table 1-2 Device-Package Combinations and Maximum User I/Os (True LVDS Pairs) | Package | Pitch (mm) | Size (mm) | GW1NZ-1 | GW1NZ-2 | |---------|------------|-----------|---------|---------| | CG25 | 0.35 | 1.8 x 1.8 | 20 | - | | CG56 | 0.35 | 2.4 x 2.9 | - | 46 (14) | | CS100H | 0.4 | 4 x 4 | - | 79 (21) | | CS16 | 0.4 | 1.8 x 1.8 | 11 | - | | CS42 | 0.4 | 2.4 x 2.9 | - | 35 (11) | | FN24 | 0.4 | 3 x 3 | 18 | - | | FN32 | 0.4 | 4 x 4 | 25 | - | | FN32F | 0.4 | 4 x 4 | 25 | - | | QN48 | 0.4 | 6 x 6 | 41 | 41 (12) | #### Note! - The package types in this manual are referred to by acronyms, see <u>4.1 Part Naming</u> for more information. - JTAGSEL\_N and JTAG pins cannot be used as GPIOs simultaneously. However, when mode [2:0] = 001, the JTAGSEL\_N pin is always a GPIO, in other words the JTAGSEL\_N pin and the four JTAG pins (TCK, TMS, TDI, TDO) can be used as GPIOs simultaneously. DS841-2.7E 2(55) 2Architecture 2.1Architecture Overview # 2 Architecture ## 2.1 Architecture Overview Figure 2-1 Architecture Overview of GW1NZ-1 Figure 2-2 Architecture Overview of GW1NZ-2 DS841-2.7E 3(55) As shown in Figure 2-1 and Figure 2-2, the core of the FPGA is an array of logic cells surrounded by IO blocks. Besides, BSRAMs, PLLs, an on-chip oscillator, and Flash resources that support instant-on are provided. In addition, GW1NZ-1 is embedded with an SPMI module and an I3C module. See Table 1-1 for more information on the resources provided. The Configurable Function Unit (CFU) and the Configurable Logic Unit (CLU) are the two kinds of basic logic blocks that form the core of Gowin FPGAs. Devices with different capacities have different numbers of rows and columns of CFUs/CLUs. The CFU can be configured into LUT4 mode, ALU mode, and memory mode. See <u>2.2 Configurable Function Units</u> for more information. The I/O resources in the GW1NZ series of FPGA products are arranged around the periphery of the devices in groups referred to as banks. The I/O resources support multiple I/O standards and can be used for regular mode, SDR mode, and generic DDR mode. See 2.3 Input/Output Blocks for more information. BSRAMs are arranged in row(s) inside the GW1NZ series of FPGA products. Each BSRAM has a capacity of 18 Kbits and supports multiple configuration modes and operation modes. See <u>2.6 Block SRAM</u> for more information. The GW1NZ series of FPGA products feature embedded Flash resources with a capacity of 1 Mbits. Configuration Flash resources are used for internal Flash programming, see <u>2.13 Programming & Configuration</u> for more information. User Flash resources are used for user storage, see <u>2.8 User Flash (GW1NZ-2)</u> for more information. The GW1NZ-2 device contains a hard MIPI D-PHY RX core, see <u>2.9</u> MIPI D-PHY(GW1NZ-2) for more information. The GW1NZ series of FPGA products have embedded PLL resources. The PLLs can provide synthesizable clock frequencies. Frequency adjustment (multiplication and division), phase adjustment, and duty cycle adjustment can be realized by configuring the parameters. In addition, an programmable on-chip oscillator is provided, see <u>2.10 Clocks</u> and <u>2.14 On-chip Oscillator</u> for more information. There are also abundant Configurable Routing Units (CRUs) that interconnect all the resources within the FPGA. For example, routing resources distributed in CFUs and IOBs interconnect resources in them. Routing resources can be automatically generated by the Gowin software. In addition, the GW1NZ series of FPGA products also provide abundant dedicated clock resources, long wires (LWs), global set/reset (GSR) resources, programming options, etc. See 2.10 Clocks, 2.11 Long Wires, 2.12 Global Set/Reset for more information. ## 2.2 Configurable Function Units Configurable Function Units (CFUs) and/or Configurable Logic Units (CLUs) are the basic cells that make up the core of Gowin FPGAs. Each basic cell consists of four Configurable Logic Sections (CLSs) and their routing resource Configurable Routing Units (CRUs), with three of the DS841-2.7E 4(55) CLSs each containing two 4-input LUTs and two registers, and the remaining one only containing two 4-input LUTs, as shown in Figure 2-3. The CLSs in the CLUs cannot be configured as SRAMs, but can be configured as basic LUTs, ALUs, and ROMs. The CLSs in the CFUs can be configured as basic LUTs, ALUs, SRAMs, and ROMs according to application scenarios. For more information on the CFUs, see <u>UG288, Gowin Configurable</u> Function Unit (CFU) User Guide. Figure 2-3 CFU Structure View #### Note! - The SREGs need special patch support. Please contact Gowin's technical support or local office for this patch. - Only GW1NZ-2 supports the REGs in CLS3 currently, and the CLK, CE, and SR of CLS3 and CLS2 are driven by the same source. ## 2.3 Input/Output Blocks The Input/Output Block (IOB) in the GW1NZ series of FPGA products consists of a buffer pair, IO logic, and corresponding routing units. As shown in the figure below, each IOB connects to two pins (marked as A and B), which can be used as a differential pair or as two single-ended inputs/outputs. Note! DS841-2.7E 5(55) The IOs of the GW1NZ-1 device do not support differential input. Figure 2-4 IOB Structure View The features of the IOB include: - V<sub>CCIO</sub> supplied to each bank - LVCMOS, PCI, LVTTL, LVDS, SSTL, HSTL, etc. - Input hysteresis options - Drive strength options - Individual Bus Keeper, Pull-up/Pull-down, and Open Drain options - Hot socketing - IO logic supports basic mode, SDR mode, DDR mode, etc. - Hard I3C core supporting SDR mode(GW1NZ-1) ## 2.3.1 I/O Standards There are two I/O banks in the GW1NZ-1 device, as shown in Figure 2-5. There are six I/O banks in the GW1NZ-2 device, while in the case of GW1NZ-2 in the CS100H package, there are seven banks, of which Bank6 is a dedicated MIPI Bank for MIPI D-PHY RX, as shown in Figure 2-6. Each bank has its own I/O power supply Vccio. Vccio can be 3.3V, 2.5V, 1.8V, 1.5V, or 1.2V. #### Note! <sup>[1]</sup> If the MIPI function is not used, the pins of Bank6 can be left floating. Bank6 can also be used for differential inputs (with common mode voltage $\leq$ 0.5V) by bypassing the MIPI logic. DS841-2.7E 6(55) Figure 2-5 I/O Bank Distribution View of GW1NZ-1 Figure 2-6 I/O Bank Distribution View of GW1NZ-2 DS841-2.7E 7(55) The GW1NZ series of FPGA products support LV version and ZV version. The LV version devices support 1.1V/1.2V $V_{\rm CC}$ (core voltage), which can achieve low power consumption, and the ZV version devices support 0.9V/1.0V $V_{\rm CC}$ , which can achieve zero power consumption. $V_{\rm CCIO}$ (I/O bank voltage) can be set to 1.2V, 1.5V, 1.8V, 2.5V, or 3.3V as needed. $V_{\rm CCX}$ (auxiliary voltage) supports 1.8V, 2.5V, and 3.3V. #### Note! During configuration, all GPIOs of the device are high-impedance with internal weak pull-ups. After the configuration is complete, the I/O states are controlled by user programs and constraints. The states of configuration-related I/Os differ depending on the configuration mode. For the $V_{\text{CCIO}}$ requirements of different I/O standards, see Table 2-1 to Table 2-4. Table 2-1 Output I/O Standards and Configuration Options Supported by GW1NZ-1 | I/O Type (output) | Single-ended/<br>Differential | Bank Vccio(V) | Drive Strength (mA) | Typical Applications | |-------------------|-------------------------------|---------------|---------------------|------------------------| | LVCMOS33/LVTTL33 | Single-ended | 3.3 | 4/8/12/16/24 | Universal interface | | LVCMOS25 | Single-ended | 2.5 | 4/8/12/16 | Universal interface | | LVCMOS18 | Single-ended | 1.8 | 4/8/12 | Universal interface | | LVCMOS15 | Single-ended | 1.5 | 4/8 | Universal interface | | LVCMOS12 | Single-ended | 1.2 | 4/8 | Universal interface | | PCI33 | Single-ended | 3.3 | 4/8 | PC and embedded system | | LVCMOS33D | Differential | 3.3 | 4/8/12/16/24 | Universal interface | | LVCMOS25D | Differential | 2.5 | 4/8/12/16 | Universal interface | | LVCMOS18D | Differential | 1.8 | 4/8/12 | Universal interface | | LVCMOS15D | Differential | 1.5 | 4/8 | Universal interface | | LVCMOS12D | Differential | 1.2 | 4/8 | Universal interface | Table 2-2 Input I/O Standards and Configuration Options Supported by GW1NZ-1 | I/O Type(input) | Single-ended/<br>Differential | Bank Vccio(V) | Hysteresis Options Supported? | V <sub>REF</sub> Required? | |------------------|-------------------------------|---------------|-------------------------------|----------------------------| | LVCMOS33/LVTTL33 | Single-ended | 3.3 | Yes | No | | LVCMOS25 | Single-ended | 2.5 | Yes | No | | LVCMOS18 | Single-ended | 1.8 | Yes | No | | LVCMOS15 | Single-ended | 1.5 | Yes | No | | LVCMOS12 | Single-ended | 1.2 | Yes | No | | PCI33 | Single-ended | 3.3 | Yes | No | | LVCMOS33OD25 | Single-ended | 2.5 | Yes | No | | LVCMOS33OD18 | Single-ended | 1.8 | Yes | No | | LVCMOS33OD15 | Single-ended | 1.5 | Yes | No | | LVCMOS25OD18 | Single-ended | 1.8 | Yes | No | DS841-2.7E 8(55) | I/O Type(input) | Single-ended/<br>Differential | Bank Vccio(V) | Hysteresis Options Supported? | V <sub>REF</sub> Required? | |-----------------|-------------------------------|---------------|-------------------------------|----------------------------| | LVCMOS25OD15 | Single-ended | 1.5 | Yes | No | | LVCMOS18OD15 | Single-ended | 1.5 | Yes | No | | LVCMOS150D12 | Single-ended | 1.2 | Yes | No | | LVCMOS25UD33 | Single-ended | 3.3 | Yes | No | | LVCMOS18UD25 | Single-ended | 2.5 | Yes | No | | LVCMOS18UD33 | Single-ended | 3.3 | Yes | No | | LVCMOS15UD18 | Single-ended | 1.8 | Yes | No | | LVCMOS15UD25 | Single-ended | 2.5 | Yes | No | | LVCMOS15UD33 | Single-ended | 3.3 | Yes | No | | LVCMOS12UD15 | Single-ended | 1.5 | Yes | No | | LVCMOS12UD18 | Single-ended | 1.8 | Yes | No | | LVCMOS12UD25 | Single-ended | 2.5 | Yes | No | | LVCMOS12UD33 | Single-ended | 3.3 | Yes | No | Table 2-3 Output I/O Standards and Configuration Options Supported by GW1NZ-2 | I/O Type (output) | Single-ended/Differ ential | Bank Vccio(V) | Drive Strength (mA) | Typical<br>Applications | |---------------------|----------------------------|---------------|---------------------|------------------------------------------------------------------| | MIPI <sup>[1]</sup> | Differential (TLVDS) | 1.2 | 3.5 | Mobile Industry Processor Interface | | LVDS25 | Differential (TLVDS) | 2.5/3.3 | 2.5/3.5/4.5/6 | High-speed point-to-point data transmission | | RSDS | Differential (TLVDS) | 2.5/3.3 | 2.5 | High-speed point-to-point data transmission | | MINILVDS | Differential (TLVDS) | 2.5/3.3 | 2.5 | LCD timing<br>driver interface<br>and column<br>driver interface | | PPLVDS | Differential (TLVDS) | 2.5/3.3 | 3.5 | LCD<br>row/column<br>driver | | LVDS25E | Differential | 2.5 | 8 | High-speed point-to-point data transmission | | BLVDS25E | Differential | 2.5 | 16 | Multi-point<br>high-speed<br>data<br>transmission | | MLVDS25E | Differential | 2.5 | 16 | LCD timing<br>driver interface<br>and column<br>driver interface | DS841-2.7E 9(55) | I/O Type (output) | Single-ended/Differ ential | Bank Vccio(V) | Drive Strength (mA) | Typical<br>Applications | |-------------------|----------------------------|---------------|---------------------|---------------------------------------------| | RSDS25E | Differential | 2.5 | 8 | High-speed point-to-point data transmission | | LVPECL33E | Differential | 3.3 | 16 | Universal interface | | HSTL18D_I | Differential | 1.8 | 8 | Memory interface | | HSTL18D_II | Differential | 1.8 | 8 | Memory interface | | HSTL15D_I | Differential | 1.5 | 8 | Memory interface | | SSTL15D | Differential | 1.5 | 8 | Memory<br>interface | | SSTL18D_I | Differential | 1.8 | 8 | Memory<br>interface | | SSTL18D_II | Differential | 1.8 | 8 | Memory interface | | SSTL25D_I | Differential | 2.5 | 8 | Memory interface | | SSTL25D_II | Differential | 2.5 | 8 | Memory interface | | SSTL33D_I | Differential | 3.3 | 8 | Memory<br>interface | | SSTL33D_II | Differential | 3.3 | 8 | Memory<br>interface | | LVCMOS12D | Differential | 1.2 | 2/6 | Universal interface | | LVCMOS15D | Differential | 1.5 | 4/8 | Universal interface | | LVCMOS18D | Differential | 1.8 | 4/8/12 | Universal interface | | LVCMOS25D | Differential | 2.5 | 4/8/12/16 | Universal interface | | LVCMOS33D | Differential | 3.3 | 4/8/12/16 | Universal interface | | HSTL15 I | Single-ended | 1.5 | 8 | Memory | | HSTL18 I | Single-ended | 1.8 | 8 | interface<br>Memory | | HSTL18_II | Single-ended | 1.8 | 8 | interface<br>Memory | | SSTL15 | Single-ended | 1.5 | 8 | interface<br>Memory | | SSTL18_I | Single-ended | 1.8 | 8 | interface<br>Memory | | SSTL18_II | Single-ended | 1.8 | 8 | interface<br>Memory | | SSTL25 I | Single-ended | 2.5 | 8 | interface<br>Memory | | SSTL25 II | Single-ended | 2.5 | 8 | interface<br>Memory | | _ | | 3.3 | 8 | interface<br>Memory | | SSTL33_I | Single-ended | 3.3 | 0 | interface | DS841-2.7E 10(55) | I/O Type (output) | Single-ended/Differ ential | Bank Vccio(V) | Drive Strength (mA) | Typical<br>Applications | |----------------------|----------------------------|---------------|---------------------|------------------------------| | SSTL33_II | Single-ended | 3.3 | 8 | Memory interface | | LVCMOS12 | Single-ended | 1.2 | 2/6 | Universal interface | | LVCMOS15 | Single-ended | 1.5 | 4/8 | Universal interface | | LVCMOS18 | Single-ended | 1.8 | 4/8/12 | Universal interface | | LVCMOS25 | Single-ended | 2.5 | 4/8/12/16 | Universal interface | | LVCMOS33/<br>LVTTL33 | Single-ended | 3.3 | 4/8/12/16 | Universal interface | | PCl33 | Single-ended | 3.3 | 4/8 | PC and<br>embedded<br>system | #### Note! • [1] Bank0/Bank3/Bank4/Bank5 of the GW1NZ-2 device support MIPI output by using MIPI IO type. DS841-2.7E 11(55) Table 2-4 Input I/O Standards and Configuration Options Supported by GW1NZ-2 | I/O Type(input) | Single-ended/Diff erential | Bank Vccio(V) | Hysteresis Options Supported? | V <sub>REF</sub><br>Required? | |---------------------|----------------------------|---------------|-------------------------------|-------------------------------| | MIPI <sup>[1]</sup> | Differential<br>(TLVDS) | 1.2 | No | No | | LVDS25 | Differential<br>(TLVDS) | 2.5/3.3 | No | No | | RSDS | Differential<br>(TLVDS) | 2.5/3.3 | No | No | | MINILVDS | Differential<br>(TLVDS) | 2.5/3.3 | No | No | | PPLVDS | Differential<br>(TLVDS) | 2.5/3.3 | No | No | | LVDS25E | Differential | 2.5/3.3 | No | No | | BLVDS25E | Differential | 2.5/3.3 | No | No | | MLVDS25E | Differential | 2.5/3.3 | No | No | | RSDS25E | Differential | 2.5/3.3 | No | No | | LVPECL33E | Differential | 3.3 | No | No | | HSTL18D_I | Differential | 1.8 | No | No | | HSTL18D_II | Differential | 1.8 | No | No | | HSTL15D_I | Differential | 1.5 | No | No | | SSTL15D | Differential | 1.5 | No | No | | SSTL18D_I | Differential | 1.8 | No | No | | SSTL18D_II | Differential | 1.8 | No | No | | SSTL25D_I | Differential | 2.5 | No | No | | SSTL25D_II | Differential | 2.5 | No | No | | SSTL33D_I | Differential | 3.3 | No | No | | SSTL33D_II | Differential | 3.3 | No | No | | LVCMOS12D | Differential | 1.2 | No | No | | LVCMOS15D | Differential | 1.5 | No | No | | LVCMOS18D | Differential | 1.8 | No | No | | LVCMOS25D | Differential | 2.5 | No | No | | LVCMOS33D | Differential | 3.3 | No | No | | HSTL15_I | Single-ended | 1.5 | No | Yes | | HSTL18_I | Single-ended | 1.8 | No | Yes | | HSTL18_II | Single-ended | 1.8 | No | Yes | | SSTL15 | Single-ended | 1.5 | No | Yes | | SSTL18_I | Single-ended | 1.8 | No | Yes | | SSTL18_II | Single-ended | 1.8 | No | Yes | | SSTL25_I | Single-ended | 2.5 | No | Yes | | SSTL25_II | Single-ended | 2.5 | No | Yes | | SSTL33_I | Single-ended | 3.3 | No | Yes | | SSTL33_II | Single-ended | 3.3 | No | Yes | DS841-2.7E 12(55) | I/O Type(input) | Single-ended/Diff erential | Bank Vccio(V) | Hysteresis Options Supported? | V <sub>REF</sub> Required? | |----------------------|----------------------------|---------------|-------------------------------|----------------------------| | LVCMOS12 | Single-ended | 1.2 | Yes | No | | LVCMOS15 | Single-ended | 1.5 | Yes | No | | LVCMOS18 | Single-ended | 1.8 | Yes | No | | LVCMOS25 | Single-ended | 2.5 | Yes | No | | LVCMOS33/<br>LVTTL33 | Single-ended | 3.3 | Yes | No | | PCI33 | Single-ended | 3.3 | Yes | No | | LVCMOS33OD25 | Single-ended | 2.5 | No | No | | LVCMOS33OD18 | Single-ended | 1.8 | No | No | | LVCMOS33OD15 | Single-ended | 1.5 | No | No | | LVCMOS250D18 | Single-ended | 1.8 | No | No | | LVCMOS250D15 | Single-ended | 1.5 | No | No | | LVCMOS18OD15 | Single-ended | 1.5 | No | No | | LVCMOS150D12 | Single-ended | 1.2 | No | No | | LVCMOS25UD33 | Single-ended | 3.3 | No | No | | LVCMOS18UD25 | Single-ended | 2.5 | No | No | | LVCMOS18UD33 | Single-ended | 3.3 | No | No | | LVCMOS15UD18 | Single-ended | 1.8 | No | No | | LVCMOS15UD25 | Single-ended | 2.5 | No | No | | LVCMOS15UD33 | Single-ended | 3.3 | No | No | | LVCMOS12UD15 | Single-ended | 1.5 | No | No | | LVCMOS12UD18 | Single-ended | 1.8 | No | No | | LVCMOS12UD25 | Single-ended | 2.5 | No | No | | LVCMOS12UD33 | Single-ended | 3.3 | No | No | #### Note! • [1] Bank6 (hard core) and Bank2 of GW1NZ-2 support MIPI I/O input. ## 2.3.2 True LVDS Design(GW1NZ-2) GW1NZ-2 supports true LVDS output as well as LVDS25E, MLVDS25E, BLVDS25E, etc. For more information about true LVDS, see <u>UG847</u>, <u>GW1NZ-2 pinout</u>. True LVDS input needs a $100\Omega$ termination resistor, see Figure 2-7 for the reference design. Bank2 of the GW1NZ-2 device supports programmable on-chip $100\Omega$ input differential termination resistors, see *UG289*, *Gowin Programmable IO User Guide*. DS841-2.7E 13(55) Figure 2-7 True LVDS Design For information about termination for LVDS25E, MLVDS25E, and BLVDS25E, please refer to <u>UG289, Gowin Programmable IO User Guide</u>. ## 2.3.3 I/O Logic Figure 2-8 shows the I/O logic input and output of the GW1NZ series of FPGA products. Figure 2-8 I/O Logic Input and Output DS841-2.7E 14(55) | <b>Table</b> | 2-5 | <b>Port</b> | Descri | ption | |--------------|-----|-------------|--------|-------| |--------------|-----|-------------|--------|-------| | Port | I/O | Description | |----------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------| | Cl <sup>[1]</sup> | Input | GCLK input signal. For the number of GCLK input signals, please refer to <u>UG842</u> , <u>GW1NZ-1 Pinout</u> and <u>UG847</u> , <u>GW1NZ-2 Pinout</u> . | | DI | Input | IO port low-speed input signal input into the fabric directly. | | Q | Output | IREG output signal in the SDR module. | | Q <sub>0</sub> -Q <sub>n-1</sub> | Output | IDES output signal in the DDR module. | #### Note! $^{[1]}$ When CI is used as GCLK input, DI, Q, and Q<sub>0</sub>-Q<sub>n-1</sub> cannot be used as I/O input and output. Descriptions of the I/O logic modules of the GW1NZ series of FPGA products are presented below. #### **IODELAY** See Figure 2-9 for an overview of the IODELAY module. Each I/O of the GW1NZ series of FPGA products contains the IODELAY module, through which you can add additional delays to the I/O to adjust the delay of the signal. The delay time of each step is $T_{dlyunit}$ , and the number of steps is DLYSTEP. The total delay time of IODELAY can be calculated as follows: $T_{totdly} = T_{dlyoffset} + T_{dlyunit} * DLYSTEP$ . See Table 2-6 for the total delay time. Table 2-6 Total Delay of IODELAY Module | | Min. | Тур. | Max. | |------------------------|-------|-------|-------| | T <sub>dlyoffset</sub> | 450ps | 500ps | 550ps | | T <sub>dlyunit</sub> | - | 30ps | - | | DLYSTEP | 0 | - | 127 | Figure 2-9 IODELAY Diagram There are two ways to control the delay: - Static control - Dynamic control: can be used with the IEM module to adjust the dynamic sampling window. The IODELAY module cannot be used for both input and output at the same time. DS841-2.7E 15(55) #### I/O Register See Figure 2-10 for the I/O register in the GW1NZ series of FPGA products. Each I/O provides one input register (IREG), one output register (OREG), and one tristate register (TRIREG). Figure 2-10 I/O Register Diagram #### Note! - CE can be programmed as either active low (0: enable) or active high (1: enable). - CLK can be programmed as either rising edge triggering or falling edge triggering. - SR can be programmed as either synchronous/asynchronous SET/RESET or disabled. - The register can be programmed as a register or a latch. #### **IEM** The IEM(Input Edge Monitor) module is used to sample data edges and is used in generic DDR mode, as shown in Figure 2-11. Figure 2-11 IEM Diagram #### **DES** This series of FPGA products provide a simple deserializer(DES) for input I/O logic to support advanced I/O protocols. #### **SER** This series of FPGA products provide a simple serializer(SER) for output I/O logic to support advanced I/O protocols. ## 2.3.4 I/O Logic Modes The I/O Logic of the GW1NZ series of FPGA products supports several operation modes. In each operation mode, the I/O (or I/O differential pair) can be configured as output, input, INOUT or tristate output (output signal with tristate control). Pins IOR6 (A,B,C....J) of GW1NZ-1 do not support IO logic. For more information about I/O logic modes, please refer to <u>UG289</u>, Gowin Programmable IO User Guide. DS841-2.7E 16(55) 2Architecture 2.4 I3C Bus (GW1NZ-1) ## 2.4 I3C Bus (GW1NZ-1) #### 2.4.1 Overview The GW1NZ series of FPGA products is embedded with a hard I3C bus controller IP core that supports SDR mode. The I3C bus is backward compatible with I2C, featuring low power consumption, high speed, and scalability. This I3C bus, compliant with the MIPI I3C specification, uses the register interface, and supports I3C SDR Master mode and I3C SDR Slave mode. #### 2.4.2 Features #### **I3C SDR Master** - Compliant with MIPI I3C specification. - Supports I3C address arbitration detection. - Supports Single Data Rate (SDR) mode. - The data rate can be up to 12.5Mbps. - Start / Stop / Repeated Start / Acknowledge generation. - Start / Stop / Repeated Start detection. - Supports dynamic address assignment via SETDASA or ENTDAA. - Supports receiving/sending data. - Supports In-band Interrupts. - Supports Hot-Join. - Supports dynamic address assignment upon Hot-Join. - Supports Common Command Codes (CCCs). - Supports dynamically adjusting the SCL frequency. - Compatible with I<sup>2</sup>C Slaves. - Uses the register interface. #### **I3C SDR Slave** - Compliant with MIPI I3C specification. - Start / Acknowledge generation. - Start / Stop / Repeated Start detection. - Supports dynamic address assignment via SETDASA or ENTDAA. - Supports receiving/sending data. - Supports sending an IBI or hot-join request. If more than one slave sends an IBI or Hot-Join request, the slave with the lowest address wins the arbitration. - Supports configuring the static address of the slave. - Uses the register interface. ## 2.4.3 Signal Description For more information about I3C signals, operations, timing, and examples, please refer to <u>IPUG508</u>, <u>Gowin I3C SDR IP User Guide</u>. DS841-2.7E 17(55) 2Architecture 2.4 I3C Bus (GW1NZ-1) Table 2-7 I3C Signals | Port Name | Direction | Description | |-------------|-----------|------------------------------------------------------------------------------------------------| | AAC | Input | Clears the ACK response setting. single pulse | | AAO | Output | signal Outputs the ACK signal | | AAS | Input | Sets the ACK response. single pulse signal | | ACC | Input | Clears the continuous operation mode setting. single pulse signal | | ACKHS | Input | Sets the ACK high time | | ACKLS | Input | Sets the ACK low time | | ACO | Output | Continuous operation mode output | | ACS | Input | Sets continuous operation mode. single pulse signal | | ADDRS | Input | Sets the slave address | | CE | Input | Clock enable signal | | CLK | Input | Clock input | | СМС | Input | Clears the current master role. single pulse signal | | СМО | Output | Master output | | CMS | Input | Sets the device as the master. single pulse signal | | DI[7:0] | Input | Data input | | DO[7:0] | Output | Data output | | DOBUF[7:0] | Output | Buffer data output | | LGYC | Input | Clears the setting that the current communication object is an I2C device. single pulse signal | | LGYO | Output | The current communication object being an I2C device | | LGYS | Input | Set the current communication object as an I2C device. single pulse signal | | PARITYERROR | Output | Parity error signal | | RECVDHS | Input | Sets the high time when receiving data | | RECVDLS | Input | Sets the low time when receiving data | | RESET | Input | Asynchronous reset, active high | | SCLI | Input | I3C serial clock input | | SCLO | Output | I3C serial clock output | | SCLOEN | Output | I3C serial clock output enable | | SCLPULLO | Output | I3C serial clock pull-up output | | SCLPULLOEN | Output | I3C serial clock pull-up output enable | | SDAI | Input | I3C serial data input | | SDAO | Output | I3C serial data output | | SDAOEN | Output | I3C serial data output enable | | SDAPULLO | Output | I3C serial data pull-up output | | SDAPULLOEN | Output | I3C serial data pull-up output enable | DS841-2.7E 18(55) 2Architecture 2.5 SPMI (GW1NZ-1) | Port Name | Direction | Description | |-----------|-----------|-------------------------------------------------------| | SENDAHS | Input | Sets the high time when sending address | | SENDALS | Input | Sets the low time when sending address | | SENDDHS | Input | Sets the high time when sending data | | SENDDLS | Input | Sets the low time when sending data | | SIC | Input | Sets the interrupt flag clear signal | | SIO | Output | Outputs the interrupt flag | | STRTC | Input | Clears the START command setting. single pulse signal | | STRTO | Output | Outputs the START command | | STRTS | Input | Sets the START command. single pulse signal | | STATE | Output | Outputs the internal state | | STRTHDS | Input | Sets the hold time of the START command | | STOPC | Input | Clears the STOP command setting. single pulse signal | | STOPO | Output | Outputs the STOP command | | STOPS | Input | Sets the STOP command. single pulse signal | | STOPSUS | Input | Sets the set-up time of the STOP command | | STOPHDS | Input | Sets the hold time of the STOP command | ## 2.5 SPMI (GW1NZ-1) #### 2.5.1 Overview The GW1NZ-1 device provides an SPMI module as well as an SPMI controller IP. As a master, it supports controlling external slave devices through the SPMI interface for power management. As a slave, it supports FPGA power management. The GW1NZ-1 device supports controlling the main power supply in the following way: you can turn off the main power supply by sending the shutdown command from the master. And the main power supply of the FPGA can be restored by sending the reset/sleep/wakeup command from the master, or by a low-going pulse of the SPMI EN signal. For more information on operation modes, communication modes, supported commands, timing, etc, please refer to <u>IPUG529</u>, <u>Gowin SPMI User Guide</u>. DS841-2.7E 19(55) ## 2.5.2 Signal Description Table 2-8 SPMI Signals | Port Name | Direction | Description | |------------|--------------|--------------------------| | SPMI_EN | Input | SPMI enable signal | | SPMI_CLK | Input | System clock signal | | SPMI_SCLK | Input/Output | SPMI serial clock signal | | SPMI_SDATA | Input/Output | SPMI serial data signal | ### 2.6 Block SRAM #### 2.6.1 Introduction The GW1NZ series of FPGA products provide abundant block SRAM resources. These memory resources are distributed as blocks throughout the FPGA array in the form of rows. Therefore, they are called block static random access memories (BSRAMs). The capacity of each BSRAM can be up to 18,432 bits (18 Kbits). There are four configuration modes: Single Port mode, Dual Port mode, Semi-Dual Port mode, and ROM mode. The abundant BSRAM resources are available for implementing high-performance designs. The features of BSRAMs include: - Up to 18,432 bits per BSRAM - Clock frequency up to 170MHz (100MHz in read-before-write mode) - Supports Single Port mode - Supports Dual Port mode - Supports Semi-Dual Port mode - Provides parity bits - Supports ROM Mode - Data widths from 1 to 36 bits - Mixed clock mode - Mixed data width mode - Byte Enable function for 2-byte and above data widths - Normal read and write - Read-before-write - Write-through ## 2.6.2 BSRAM Configuration Modes BSRAMs in the GW1NZ series of FPGA products support various data widths, see Table 2-9. DS841-2.7E 20(55) **Table 2-9 Memory Size Configuration** | Single Port Mode | Dual Port Mode <sup>[1]</sup> | Semi-Dual Port Mode | |------------------|-------------------------------|---------------------| | 16K x 1 | 16K x 1 | 16K x 1 | | 8K x 2 | 8K x 2 | 8K x 2 | | 4K x 4 | 4K x 4 | 4K x 4 | | 2K x 8 | 2K x 8 | 2K x 8 | | 1K x 16 | 1K x 16 | 1K x 16 | | 512 x 32 | - | 512 x 32 | | 2K x 9 | 2K x 9 | 2K x 9 | | 1K x 18 | 1K x 18 | 1K x 18 | | 512 x 36 | - | 512 x 36 | #### Note! [1] GW1NZ-1 does not support dual port mode. #### **Single Port Mode** The single port mode supports 2 read modes (Bypass mode and Pipeline mode) and 3 write modes (Normal mode, Write-Through mode, and Read-before-Write mode). In single port mode, writing to or reading from one port is supported. During the write operation, the written data will be transferred to the output of the BSRAM. When the output register is bypassed, the new data will show up at the same write clock rising edge. For more information on single port mode, please refer to <u>UG285</u>, Gowin BSRAM & SSRAM User Guide. #### **Dual Port Mode** The dual port mode supports 2 read modes (Bypass mode and Pipeline mode) and 2 write modes (Normal mode and Write-Through mode). The applicable operations are as follows: - Two independent read operations - Two independent write operations - An independent read operation and an independent write operation #### Note! Performing read and write operations to the same address at the same time is not allowed. For more information on dual port mode, please refer to <u>UG285</u>, <u>Gowin BSRAM & SSRAM User Guide</u>. #### Semi-Dual Port Mode The semi-dual port mode supports 2 read modes (Bypass mode and Pipeline mode) and 1 write mode (Normal mode). Semi-dual port mode supports simultaneous read and write operations in the form of writing to port A and reading from port B. #### Note! Performing read and write operations to the same address at the same time is not allowed. DS841-2.7E 21(55) For more information on semi-dual port mode, please refer to <u>UG285</u>, <u>Gowin BSRAM & SSRAM User Guide</u>. #### **ROM Mode** BSRAMs can be configured as ROMs. The ROM can be initialized during the device configuration stage, and the ROM data needs to be provided in the initialization file. Initialization is completed during the device power-on process. Each BSRAM can be configured as one 16Kbit ROM. For more information on ROM mode, please refer to <u>UG285, Gowin BSRAM & SSRAM User Guide</u>. ## 2.6.3 Mixed Data Width Configuration The BSRAMs in the GW1NZ series of FPGA products support mixed data width operations. In dual port mode and semi-dual port mode, the data widths for read and write can be different, see Table 2-10 and Table 2-11. Table 2-10 Dual Port Mixed Read/Write Data Width Configuration | Read<br>Port | Write Port | | | | | | | | |--------------|------------|--------|--------|--------|---------|--------|---------|--| | | 16K x 1 | 8K x 2 | 4K x 4 | 2K x 8 | 1K x 16 | 2K x 9 | 1K x 18 | | | 16K x 1 | * | * | * | * | * | | | | | 8K x 2 | * | * | * | * | * | | | | | 4K x 4 | * | * | * | * | * | | | | | 2K x 8 | * | * | * | * | * | | | | | 1K x 16 | * | * | * | * | * | | | | | 2K x 9 | | | | | | * | * | | | 1K x 18 | | | | | | * | * | | #### Note! Table 2-11 Semi-dual Port Mixed Read/Write Data Width Configuration | Read<br>Port | Write Port | | | | | | | | | |--------------|------------|--------|--------|--------|---------|----------|--------|---------|----------| | | 16K x 1 | 8K x 2 | 4K x 4 | 2K x 8 | 1K x 16 | 512 x 32 | 2K x 9 | 1K x 18 | 512 x 36 | | 16K x 1 | * | * | * | * | * | * | | | | | 8K x 2 | * | * | * | * | * | * | | | | | 4K x 4 | * | * | * | * | * | * | | | | | 2K x 8 | * | * | * | * | * | * | | | | | 1K x 16 | * | * | * | * | * | * | | | | | 512 x 32 | * | * | * | * | * | * | | | | | 2K x 9 | | | | | | | * | * | * | | 1K x 18 | | | | | | | * | * | * | #### Note! DS841-2.7E 22(55) <sup>&</sup>quot;\*" denotes the modes supported. <sup>&</sup>quot;\*" denotes the modes supported. ## 2.6.4 Byte-enable BSRAMs support the byte-enable function. For data longer than a byte, the additional bits can be blocked, allowing only the selected portion to be written into the memory. The blocked bits will be retained for future operation. Read/write enable ports (WREA, WREB) and byte-enable parameter options can be used to control the BSRAM write operation. #### Note! For the GW1NZ series, only GW1NZ-2 support the byte-enable function. ## 2.6.5 Parity Bit There are parity bits in BSRAMs. The 9th bit in each byte can be used as a parity bit to check the correctness of data transmission. It can also be used for data storage. ## 2.6.6 Synchronous Operation - All the input registers of BSRAMs support synchronous write. - The output registers can be used as pipeline registers to improve design performance. - The output registers are bypass-able. ### 2.6.7 BSRAM Operation Modes The BSRAM supports five different operations, including two read modes (Bypass mode and Pipeline mode) and three write modes (Normal mode, Write-Through mode, and Read-before-Write mode). #### Read Mode The following two read modes are supported. #### PIPELINE MODE When a synchronous write cycles into a memory array with pipeline registers enabled, the data can be read from pipeline registers in the next clock cycle. The data bus can be up to 36 bits in this mode. #### **BYPASS MODE** When a synchronous write cycles into a memory array with pipeline registers bypassed, the outputs are registered at the memory array. Figure 2-12 Pipeline Mode in Single Port Mode, Dual Port Mode, and Semi-dual Port Mode DS841-2.7E 23(55) #### Write Mode #### **NORMAL MODE** In this mode, when you write data to one port, the output data of this port does not change. The written data will not appear at the read port. #### WRITE-THROUGH MODE In this mode, when you write data to one port, the written data will appear at the output of this port. #### **READ-BEFORE-WRITE MODE** In this mode, when you write data to one port, the written data will be stored in the memory according to the address, and the original data in this address will appear at the output of this port. DS841-2.7E 24(55) 2Architecture 2.6 Block SRAM ### 2.6.8 Clock Mode Table 2-12 lists the clock modes in different BSRAM modes: **Table 2-12 Clock Modes in Different BSRAM Modes** | Clock Mode | Dual Port Mode | Semi-Dual Port Mode | Single Port Mode | |---------------------------|----------------|---------------------|------------------| | Independent<br>Clock Mode | Yes | No | No | | Read/Write<br>Clock Mode | Yes | Yes | No | | Single Port Clock<br>Mode | No | No | Yes | ### **Independent Clock Mode** Figure 2-13 shows the independent clock operation in dual port mode with one clock at each port. CLKA controls all the registers at Port A; CLKB controls all the registers at Port B. Figure 2-13 Independent Clock Mode ### Read/Write Clock Mode Figure 2-14 shows the read/write clock operation in semi-dual port mode with one clock at each port. The write clock (CLKA) controls data inputs, write addresses and write enable signals of Port A. The read clock (CLKB) controls data outputs, read addresses, and read enable signals of Port B. Figure 2-14 Read/Write Clock Mode DS841-2.7E 25(55) ### Single Port Clock Mode Figure 2-15 shows the clock operation in single port mode. Figure 2-15 Single Port Clock Mode ### 2.7 User Flash (GW1NZ-1) ### 2.7.1 Features - NOR Flash - 10,000 write cycles - Capacity: 64 Kbits - Greater than 10 years of data retention at +85°C - Page erase capability: 2048 bytes per page - Fast Page Erase/Word Program Operation - Clock frequency: 40 MHz - Word Program Time: ≤16µs - Page Erase Time: ≤120 ms - Current - Read operation: 2.19mA/25ns (V<sub>CC</sub>) & 0.5mA/25ns (V<sub>CCX</sub>)(MAX) - Program/erase operation: 12/12mA (MAX) ### 2.7.2 Mode There are two kinds of User Flash in the GW1NZ-1 devices: normal mode User Flash and low-power mode User Flash. - The normal mode User Flash is on by default, so normal operations such as erase, read, and write can be performed after the FPGA device is powered up. The normal mode User Flash cannot be switched to the off state. - The low-power mode User Flash is off by default, effectively minimizing power consumption. You can turn on/off the low-power mode User Flash dynamically by controlling the SLEEP pin. When the low-power mode User Flash is switched on, erase/read/write operations can be performed, just like the normal mode User Flash. Different device versions and speed grades have different modes of User Flash, for more information, see Table 2-13. DS841-2.7E 26(55) | Mode | Default<br>State | State<br>Switching | Device Version | Speed Grade | |-------------|-------------------|--------------------|----------------|-------------| | | | | 1)/yarajan | C6/I5 | | Normal Mode | ormal Mode On Not | Not<br>Supported | LV version | C5/I4 | | | Supported | | ZV version | C5/I4 | | Low-power | Off | Dynamic | 7\/ version | 12 | | Mode | Off | Switching | ZV version | 13 | Table 2-13 User Flash Modes For more information about the User Flash in GW1NZ-1, please refer to <u>UG295</u>, <u>Gowin User Flash User Guide</u>. For the correspondence between User Flash primitives and devices supported, please refer to Table 3-1 Devices Supported of <u>UG295</u>, <u>Gowin User Flash User Guide</u>. ### 2.8 User Flash (GW1NZ-2) ### 2.8.1 Introduction The GW1NZ-2 device offers User Flash. The capacity of the User Flash in the GW1NZ-2 device is 96 Kbits. The User Flash consists of row memories and column memories. One row memory consists of 64 column memories. The capacity of one column memory is 32 bits, and the capacity of one row memory is 64\*32=2048 bits. Page erase is supported, and the capacity of one page is 2048 bytes, that is, one page contains 8 rows. The key features include: - NOR Flash - 10,000 write cycles - Greater than 10 years of data retention at +85°C - Data width: 32 bits - Capacity: 48 rows x 64 columns x 32 = 96 Kbits - Page erase capability: 2,048 bytes per page - Fast Page Erase/Word Program Operation - Clock frequency: 40 MHz - Word Program Time: ≤16µs - Page Erase Time: ≤120 ms - Current - Read current/duration: 2.19mA/25ns (Vcc) & 0.5mA/25ns (Vccx)(MAX) - Program/erase operation: 12/12mA(MAX) For more information about the User Flash in GW1NZ-2, please refer to <u>UG295</u>, <u>Gowin User Flash User Guide</u>. For the correspondence between User Flash primitives and devices supported, please refer to Table 3-1 Devices Supported of <u>UG295</u>, <u>Gowin User Flash User Guide</u>. ### 2.9 MIPI D-PHY(GW1NZ-2) ### 2.9.1 Hard MIPI D-PHY RX Core(GW1NZ-2) GW1NZ-2 provides a hard MIPI D-PHY RX core that supports the "MIPI Alliance Standard for D-PHY Specification(Version 2.1)". The dedicated D-PHY core supports MIPI DSI and CSI-2 mobile video DS841-2.7E 27(55) interfaces for cameras and displays. The key features include: - Supports unidirectional high-speed (HS) mode at up to 8Gbps per quad(four data lanes) - Supports up to 4 data lanes and 1 clock lane - Supports bidirectional low-power (LP) mode at up to 10Mbps per lane - Supports built-in HS Sync, bit and lane alignment - Supports MIPI D-PHY RX 1:8 and 1:16 deserialization modes - Supports MIPI DSI and MIPI CSI-2 link layers - Available on Bank6 For more information, see <u>IPUG778</u>, <u>Gowin GW1N-2 Hardened MIPI</u> D-PHY RX User Guide.. ### 2.9.2 MIPI D-PHY RX/TX Implemented by Using GPIOs When implementing soft MIPI D-PHY RX/TX with GPIOs, three IO types are available: TLVDS, ELVDS, and MIPI IO. GW1NZ-1 only supports ELVDS output. GW1NZ-2 supports TLVDS/ELVDS types. To implement MIPI D-PHY with the TLVDS/ELVDS types, you need to emulate MIPI HS and MIPI LP by using LVDS25(E)+LVCMOS12 and need to add external resistors. In addition, GW1NZ-2 also supports MIPI IO type. The MIPI IO has an internal resistor network and supports automatic switching between HS and LP. The support list of the MIPI IO type is shown in Table 2-14. For information on IO type selection and off-chip termination, please refer to "4 Functional Description" in <u>IPUG948</u>, <u>Gowin MIPI D-PHY RX TX</u> Advance User Guide. Table 2-14 List of GW1NZ series of FPGA Products that Support MIPI IO Type | MIPI Input/Output | GW1NZ-2 | |-------------------|-------------| | MIPI Input | Bank2 | | MIPI Output | Bank0/3/4/5 | The key features of the soft MIPI D-PHY RX/TX include: - MIPI Alliance Standard for D-PHY Specification, Version 1.2 - High Speed RX and TX at up to 4.8Gbps - Supports up to 4 data lanes and 1 clock lane - Supports multiple PHYs(if there are enough IOs available) - Supports bidirectional low-power (LP) mode - Supports MIPI DSI and MIPI CSI-2 link layers - Supports built-in HS Sync, bit and lane alignment - Supports MIPI D-PHY RX 1:8 and 1:16 deserialization modes - Supports IO Types of ELVDS, TLVDS, MIPI IO, etc. For more information, see <u>IPUG948, Gowin MIPI D-PHY RX TX</u> Advance IP User Guide. DS841-2.7E 28(55) 2Architecture 2.10 Clocks ### 2.10 Clocks The clock resources and wiring are critical for high-performance applications in FPGA. The GW1NZ series of FPGA products provide global clocks (GCLKs) which connect to all the registers directly. In addition, high-speed clocks (HCLKs), PLLs, etc. are provided. For more information on the GCLKs, HCLKs, PLLs, see <u>UG286</u>, Gowin Clock User Guide. ### 2.10.1 Global Clocks The Global Clock(GCLK) resources are distributed across multiple quadrants within the device. Each quadrant provides eight GCLKs. The clock sources of GCLKs include dedicated clock input pins and CRUs, and better clock performance can be achieved by using the dedicated clock input pins. ### 2.10.2 PLLs The PLL (Phase-locked Loop) is a feedback control circuit. The frequency and phase of the internal oscillator signal are controlled by the external input reference clock. PLLs in the GW1NZ series of FPGA products can provide synthesizable clock frequencies. Frequency adjustment (multiplication and division), phase adjustment, and duty cycle adjustment can be achieved by configuring the parameters. ### 2.10.3 High-speed Clocks The high-speed clocks (HCLKs) are designed to facilitate high-performance I/O data transmission and are specifically tailored for source synchronous data transmission protocols, see Figure 2-16 and Figure 2-17. HCLKs can be used for the whole I/O Bank. Figure 2-16 GW1NZ-1 HCLK Distribution DS841-2.7E 29(55) 2Architecture 2.11 Long Wires Figure 2-17 GW1NZ-2 HCLK Distribution ### 2.11 Long Wires As a supplement to the CRU, the GW1NZ series of FPGA products provide another kind of routing resource - the long wire, which can be used for clock, clock enable, set/reset, or other high fan-out signals. ### 2.12 Global Set/Reset The GW1NZ series of FPGA products offer a dedicated global set/reset (GSR) network that connects directly to the device's internal logic and can be used as asynchronous/synchronous set or asynchronous/synchronous reset, with the registers in the CFUs and I/Os being able to be configured independently. ### 2.13 Programming & Configuration The GW1NZ series of FPGA products support SRAM configuration and Flash programming. Flash programming includes on-chip Flash programming and off-chip Flash programming. The GW1NZ series of FPGA products(Automotive) support DUAL BOOT, allowing you to back up data to the off-chip Flash as needed. In addition to JTAG<sup>[1]</sup>, the GW1NZ series of FPGA products also support Gowin's own GowinCONFIG configuration modes: AUTO BOOT, SSPI, MSPI, DUAL BOOT, SERIAL, and CPU. For more information, please refer to <u>UG290, Gowin FPGA Products Programming and Configuration User Guide</u>. ### Note! <sup>[1]</sup> The GW1NZ-1 device in the CG25/FN24 packages does not support JTAG configuration mode. DS841-2.7E 30(55) 2Architecture 2.14 On-chip Oscillator ### 2.13.1 SRAM Configuration If SRAM configuration is used, the configuration data needs to be re-downloaded after each power-up. ### 2.13.2 Flash Programming The Flash programming data is stored in the on-chip Flash. Each time the device is powered up, the configuration data is transferred from the Flash to the SRAM. Configuration can be completed within a few milliseconds after power-up, which is also known as "instant on". The GW1NZ series of FPGA products support the feature of background upgrade. That is to say, you can program the on-chip Flash or off-chip Flash via the JTAG<sup>[1]</sup> interface without affecting the current working state. During programming, the device works according to the previous configuration. After the programming is done, power cycle the FPGA or trigger RECONFIG\_N with a low level to complete the upgrade. This feature is suitable for the applications requiring long online time and irregular upgrades. #### Note! [1] Currently, the goConfig IP is required to achieve the background upgrade of GW1NZ-1 in the CG25/FN24 packages. Step 1: configure the goConfig IP into SRAM via serial mode (mode[2:0]=101); Step 2: use the goConfig IP to program the on-chip Flash (reset mode[2:0] to "000" after the programming is completed). In addition, the GW1NZ series of FPGA products support off-chip Flash programming and DUAL BOOT. For more information, please refer to <u>UG290, Gowin FPGA Products Programming and Configuration User Guide.</u> ### 2.14 On-chip Oscillator The GW1NZ series of FPGA products have an embedded programmable on-chip clock oscillator which provides a clock source for the MSPI configuration mode with a tolerance of ±5%. See Table 2-15 for the output frequencies. | Table 2-15 | Output Frequency | v Ontions | of the On | -chin O | scillator | |-------------|-------------------|------------|-----------|-------------|-----------| | 1 able 2-13 | Contour Frequence | v Challons | or the On | -(1111) ( ) | SCHIALOI | | Mode | Frequency | Mode | Frequency | Mode | Frequency | |------|-----------------------|------|-----------|------|-----------------------| | 0 | 2.5MHz <sup>[1]</sup> | 8 | 7.8MHz | 16 | 15.6MHz | | 1 | 5.4MHz | 9 | 8.3MHz | 17 | 17.9MHz | | 2 | 5.7MHz | 10 | 8.9MHz | 18 | 21MHz | | 3 | 6.0MHz | 11 | 9.6MHz | 19 | 25MHz | | 4 | 6.3MHz | 12 | 10.4MHz | 20 | 31.3MHz | | 5 | 6.6MHz | 13 | 11.4MHz | 21 | 41.7MHz | | 6 | 6.9MHz | 14 | 12.5MHz | 22 | 62.5MHz | | 7 | 7.4MHz | 15 | 13.9MHz | 23 | 125MHz <sup>[2]</sup> | ### Note! • [1] The default frequency is 2.5MHz. DS841-2.7E 31(55) 2Architecture 2.14 On-chip Oscillator • [2] 125MHz is not available for the MSPI configuration mode. The on-chip oscillator also provides a clock resource for user designs. Up to 64 clock frequencies can be obtained by setting the parameters. The following formula is used to get the output clock frequency: fout=250MHz /Param。 "Param" should be even numbers from 2 to 128. DS841-2.7E 32(55) # 3 DC and Switching Characteristics ### 3.1 Operating Conditions ### 3.1.1 Absolute Max. Ratings **Table 3-1 Absolute Max. Ratings** | Name | Description | Min. | Max. | |----------------------|---------------------------------------|-------|--------| | Vcc | Core voltage | -0.5V | 1.32V | | Vccio | I/O Bank voltage | -0.5V | 3.75V | | V <sub>CCX</sub> | Auxiliary voltage | -0.5V | 3.75V | | Vccd | Hard MIPI D-PHY core voltage(GW1NZ-2) | -0.5V | 1.32V | | Vcciod | Hard MIPI D-PHY I/O voltage(GW1NZ-2) | -0.5V | 1.32V | | - | I/O voltage applied <sup>[1]</sup> | -0.5V | 3.75V | | Storage Temperature | Storage temperature | -65℃ | +150°C | | Junction Temperature | Junction temperature | -40℃ | +125℃ | ### Note! [1] Overshoot and undershoot of -2V to (V<sub>IHMAX</sub> + 2)V are allowed for a duration of <20 ns.</li> DS841-2.7E 33(55) ### 3.1.2 Recommended Operating Conditions Table 3-2 Recommended Operating Conditions[1] | Name | Description | Min. | Max. | |---------------------------------|------------------------------------------------|-------|---------------------| | Vcc <sup>[3]</sup> | Core voltage(LV version) | 1.07V | 1.26V | | A C.C. | Core voltage(ZV version) | 0.88V | 1.05V | | Vccio <sup>[3]</sup> | I/O Bank voltage | 1.14V | 3.6V | | Vccx <sup>[3]</sup> | Auxiliary voltage | 1.71V | 3.6V <sup>[2]</sup> | | V <sub>CCD</sub> <sup>[4]</sup> | Hard MIPI D-PHY core voltage(GW1NZ-2) | 1.14V | 1.26V | | VCCIOD <sup>[4]</sup> | Hard MIPI D-PHY I/O voltage(GW1NZ-2) | 1.14V | 1.26V | | ТЈСОМ | Junction temperature for commercial operations | 0℃ | +85℃ | | T <sub>JIND</sub> | Junction temperature for industrial operations | -40°C | +100℃ | ### Note! - [1] For more information on the power supplies, please refer to <u>UG842, GW1NZ-1</u> <u>Pinout</u> and <u>UG847, GW1NZ-2 Pinout</u>. - [2] The low power mode of GW1NZ-2 requires V<sub>CCX</sub>≤2.5V. - [3] The allowable ripples on V<sub>CC</sub>, V<sub>CCIO</sub>, and V<sub>CCX</sub> are 3%, 5%, and 5% respectively. 1). For devices of which the PLL is powered directly with V<sub>CC</sub>, the ripple on V<sub>CC</sub> can affect the jitter characteristics of the PLL output clock; 2). The ripple on V<sub>CCIO</sub> can eventually be passed on to the output waveform of the IO Buffer. - [4]If the hard MIPI D-PHY is not used, you can leave the V<sub>CCD</sub> and V<sub>CCIOD</sub> pins floating, or connect them to a 1.2V supply. ### 3.1.3 Power Supply Ramp Rates **Table 3-3 Power Supply Ramp Rates** | Name | Description | Min. | Тур. | Max. | |------------------------|-----------------------------------------------|----------|------|---------| | V <sub>CC</sub> Ramp | Power supply ramp rates for V <sub>CC</sub> | 0.6mV/µs | - | 6mV/µs | | V <sub>CCX</sub> Ramp | Power supply ramp rates for V <sub>CCX</sub> | 0.6mV/µs | - | 10mV/us | | V <sub>CCIO</sub> Ramp | Power supply ramp rates for V <sub>CCIO</sub> | 0.1mV/µs | - | 10mV/us | ### Note! - A monotonic ramp is required for all power supplies. - All power supplies need to be in the operating range as defined in Table 3-2 before configuration. Power supplies that are not in the operating range need to be adjusted to a faster ramp rate, or you have to delay configuration. DS841-2.7E 34(55) ### 3.1.4 Hot Socketing Specifications **Table 3-4 Hot Socketing Specifications** | Name | Description | Condition | I/O Type | Max. | |-----------------|------------------------------|-------------------------------------------|---------------------|-------| | I <sub>HS</sub> | Input or I/O leakage current | 0 <v<sub>IN<v<sub>IH(MAX)</v<sub></v<sub> | I/O | 150uA | | I <sub>HS</sub> | Input or I/O leakage current | 0 <v<sub>IN<v<sub>IH(MAX)</v<sub></v<sub> | TDI,TDO,<br>TMS,TCK | 120uA | ### 3.1.5 POR Specifications **Table 3-5 POR Parameters** | Name | Description | Device | Name | Value | |-----------------------|-----------------------------------------------------------|-----------|-------------------|-------| | | Power on | | Vcc | 0.8V | | V <sub>POR_UP</sub> | reset ramp up | | V <sub>CCX</sub> | 1.5V | | | trip point | GW1NZ-1 | V <sub>CCIO</sub> | 0.9V | | | V <sub>POR_DOWN</sub> Power on reset ramp down trip point | GWINZ-1 | V <sub>CC</sub> | 0.65V | | V <sub>POR_DOWN</sub> | | | V <sub>CCX</sub> | 1.4V | | | | | V <sub>CCIO</sub> | 0.7V | | | Power on | - GW1NZ-2 | Vcc | 0.8V | | V <sub>POR_UP</sub> | reset ramp up | | Vccx | 1.5V | | | trip point | | Vccio | 0.95V | | VPOR DOWN | Power on | GW INZ-Z | Vcc | 0.65V | | | V <sub>POR_DOWN</sub> reset ramp down trip point | | V <sub>CCX</sub> | 1.3V | | | | | Vccio | 0.75V | DS841-2.7E 35(55) ### 3.2 ESD performance Table 3-6 GW1NZ ESD - HBM | Device | GW1NZ-1 | GW1NZ-2 | |--------|------------|------------| | CG25 | HBM>1,000V | - | | CG56 | - | HBM>1,000V | | CS100H | - | HBM>1,000V | | CS16 | HBM>1,000V | - | | CS42 | - | HBM>1,000V | | FN24 | HBM>1,000V | - | | FN32 | HBM>1,000V | - | | FN32F | HBM>1,000V | - | | QN48 | HBM>1,000V | HBM>1,000V | ### Table 3-7 GW1NZ ESD - CDM | Device | GW1NZ-1 | GW1NZ-2 | |--------|----------|----------| | CG25 | CDM>500V | - | | CG56 | - | CDM>500V | | CS100H | - | CDM>500V | | CS16 | CDM>500V | - | | CS42 | - | CDM>500V | | FN24 | CDM>500V | - | | FN32 | CDM>500V | - | | FN32F | CDM>500V | - | | QN48 | CDM>500V | CDM>500V | DS841-2.7E 36(55) ### 3.3 DC Electrical Characteristics ### 3.3.1 DC Electrical Characteristics over Recommended Operating Conditions Table 3-8 DC Electrical Characteristics over Recommended Operating Conditions | Name | Description | Condition | Min. | Тур. | Max. | |---------|----------------------------------------|-------------------------------------------------------------------------------|----------|-------|----------| | III IIL | Input or I/O | Vccio <vin<vih(max)< td=""><td>-</td><td>-</td><td>210µA</td></vin<vih(max)<> | - | - | 210µA | | IIL,IIH | leakage current | 0 <vin<vccio< td=""><td>-</td><td>-</td><td>10µA</td></vin<vccio<> | - | - | 10µA | | IPU | I/O Active Pull-up<br>Current | 0 <v<sub>IN&lt;0.7V<sub>CCIO</sub></v<sub> | -30µA | - | -150µA | | IPD | I/O Active<br>Pull-down<br>Current | VIL(MAX) <vin<vccio< td=""><td>30μΑ</td><td>-</td><td>150µA</td></vin<vccio<> | 30μΑ | - | 150µA | | IBHLS | Bus Hold Low<br>Sustaining<br>Current | V <sub>IN</sub> =V <sub>IL</sub> (MAX) | 30μΑ | - | - | | IBHHS | Bus Hold High<br>Sustaining<br>Current | Vin=0.7Vccio | -30µA | - | - | | IBHLO | Bus Hold Low<br>Overdrive<br>Current | 0≤Vin≤Vccio | - | - | 150µA | | IBHHO | Bus Hold High<br>Overdrive<br>Current | 0≤V <sub>IN</sub> ≤V <sub>CCIO</sub> | - | - | -150µA | | VBHT | Bus Hold Trip<br>Points | | VIL(MAX) | - | VIH(MIN) | | C1 | I/O Capacitance | | | 5pF | 8pF | | | | V <sub>CCIO</sub> =3.3V, Hysteresis=L2H <sup>[1],[2]</sup> | - | 200mV | - | | | | V <sub>CCIO</sub> =2.5V, Hysteresis= L2H | - | 125mV | - | | | | V <sub>CCIO</sub> =1.8V, Hysteresis= L2H | - | 60mV | - | | | | V <sub>CCIO</sub> =1.5V, Hysteresis= L2H | - | 40mV | - | | | | V <sub>CCIO</sub> =1.2V, Hysteresis= L2H | - | 20mV | - | | | | Vccio=3.3V, Hysteresis= H2L <sup>[1],[2]</sup> | - | 200mV | - | | | Hysteresis for | V <sub>CCIO</sub> =2.5V, Hysteresis= H2L | - | 125mV | - | | VHYST | Schmitt Trigger | V <sub>CCIO</sub> =1.8V, Hysteresis= H2L | - | 60mV | - | | | inputs | V <sub>CCIO</sub> =1.5V, Hysteresis= H2L | - | 40mV | - | | | | V <sub>CCIO</sub> =1.2V, Hysteresis= H2L | - | 20mV | - | | | | Vccio=3.3V, Hysteresis= HIGH <sup>[1],[2]</sup> | - | 400mV | - | | | | Vccio=2.5V, Hysteresis= HIGH | - | 250mV | - | | | | V <sub>CCIO</sub> =1.8V, Hysteresis= HIGH | - | 120mV | - | | | | Vccio=1.5V, Hysteresis= HIGH | - | 80mV | - | | | | Vccio=1.2V, Hysteresis= HIGH | - | 40mV | - | Note! DS841-2.7E 37(55) - [1] Hysteresis="NONE", "L2H", "H2L", "HIGH" indicates the Hysteresis options that can be set when setting I/O Constraints in the FloorPlanner tool of Gowin EDA, for more details, see *SUG935*, *Gowin Design Physical Constraints User Guide*. - [2] Enabling the L2H (low to high) option means raising V<sub>IH</sub> by V<sub>HYST</sub>; enabling the H2L (high to low) option means lowering V<sub>IL</sub> by V<sub>HYST</sub>; enabling the HIGH option means enabling both L2H and H2L options, i.e. V<sub>HYST</sub>(HIGH) = V<sub>HYST</sub>(L2H) + V<sub>HYST</sub>(H2L). The diagram is shown below. ### 3.3.2 Static Current Table 3-9 Static Current(LV Version) | Name | Description | Device | Тур. | |-------|---------------------------------------------------|---------|-------| | Icc | Vcc current (Vcc=1.2V) | GW1NZ-1 | 3mA | | Iccx | V <sub>CCX</sub> current (V <sub>CCX</sub> =3.3V) | GW1NZ-1 | 0.5mA | | | V <sub>CCX</sub> current (V <sub>CCX</sub> =2.5V) | GW1NZ-1 | 0.5mA | | Iccio | Vccio current (Vccio=2.5V) | GW1NZ-1 | 0.5mA | Table 3-10 Static Current (GW1NZ-1, ZV version) | Name | Description | Device | Тур. | |-------|-----------------------------------------------------|--------------------|------| | | | GW1NZ-ZV1FN32C5/I4 | 50uA | | | | GW1NZ-ZV1CS16C5/I4 | Jour | | Icc | Vcc current (Vcc=0.9V) | GW1NZ-ZV1FN32I3 | 40uA | | ICC | vcc carrent (vcc=0.9v) | GW1NZ-ZV1CS16I3 | 40uA | | | | GW1NZ-ZV1FN32I2 | 30uA | | | | GW1NZ-ZV1CS16I2 | Jour | | | | GW1NZ-ZV1FN32C5/I4 | 0uA | | | | GW1NZ-ZV1CS16C5/I4 | ouA | | | Vccx current (Vccx floating) | GW1NZ-ZV1FN32I3 | 0uA | | | | GW1NZ-ZV1CS16I3 | ouA | | | | GW1NZ-ZV1FN32I2 | 0uA | | Iccx | | GW1NZ-ZV1CS16I2 | ouA | | ICCX | Vccx current (Vccx=1.8V-3.3V) | GW1NZ-ZV1FN32C5/I4 | 1uA | | | | GW1NZ-ZV1CS16C5/I4 | TuA | | | | GW1NZ-ZV1FN32I3 | 1uA | | | VCCX Current (VCCX=1.0V=3.5V) | GW1NZ-ZV1CS16I3 | TuA | | | | GW1NZ-ZV1FN32I2 | 1uA | | | | GW1NZ-ZV1CS16I2 | TuA | | | | GW1NZ-ZV1FN32C5/I4 | 0uA | | | | GW1NZ-ZV1CS16C5/I4 | ouA | | Iccio | V <sub>CCIO</sub> current (V <sub>CCIO</sub> =3.3V) | GW1NZ-ZV1FN32I3 | 0uA | | ICCIO | | GW1NZ-ZV1CS16I3 | Jun | | | | GW1NZ-ZV1FN32I2 | 0uA | | | | GW1NZ-ZV1CS16I2 | UUA | ### Note! • After the device wakes up, you can turn off the external V<sub>CCX</sub> without affecting the normal operation of the device when you are not using the User Flash. DS841-2.7E 38(55) - The typical values in the table above are tested at room temperature. - In zero power circumstances, if you use the MODE pin, the PULL\_MODE of this pin must be configured as KEEPER. Table 3-11 Static Current (GW1NZ-2, ZV version)[1],[3],[4] | Name | Description | Тур. | |-------|-----------------------------------------------------|--------------------| | | V <sub>CC</sub> current (V <sub>CC</sub> =1.1V) | 600uA | | Icc | Vcc current (Vcc=1.0V) | 240uA | | | Vcc current (Vcc=0.9V) | 120uA | | Iccx | V <sub>CCX</sub> current (V <sub>CCX</sub> =1.8V) | 150uA | | Iccio | V <sub>CCIO</sub> current (V <sub>CCIO</sub> =1.8V) | 0uA <sup>[2]</sup> | ### Note! - [1] Test condition: 25°C, BGEN (bandgap enable)=0. - [2] Iccio is determined by your external IO circuit and pull-up/down state, and theoretically zero power consumption can be achieved. - [3] Low power mode requires V<sub>CCX</sub>≤2.5V. - [4] You can also choose to turn off V<sub>CCX</sub>/V<sub>CCIO</sub> when entering ultra-low power mode, and the data in the device's SRAM will be retained. DS841-2.7E 39(55) ### 3.3.3 Recommended I/O Operating Conditions Table 3-12 Recommended I/O Operating Conditions | Name | Output Vo | cıo (V) | | Input V <sub>REF</sub> (V) | | | |------------|-----------|---------|-------|----------------------------|------|-------| | Name | Min. | Тур. | Max. | Min. | Тур. | Max. | | LVTTL33 | 3.135 | 3.3 | 3.6 | - | - | - | | LVCMOS33 | 3.135 | 3.3 | 3.6 | - | - | - | | LVCMOS25 | 2.375 | 2.5 | 2.625 | - | - | - | | LVCMOS18 | 1.71 | 1.8 | 1.89 | - | - | - | | LVCMOS15 | 1.425 | 1.5 | 1.575 | - | - | - | | LVCMOS12 | 1.14 | 1.2 | 1.26 | - | - | - | | SSTL15 | 1.425 | 1.5 | 1.575 | 0.68 | 0.75 | 0.9 | | SSTL18_I | 1.71 | 1.8 | 1.89 | 0.833 | 0.9 | 0.969 | | SSTL18_II | 1.71 | 1.8 | 1.89 | 0.833 | 0.9 | 0.969 | | SSTL25_I | 2.375 | 2.5 | 2.645 | 1.15 | 1.25 | 1.35 | | SSTL25_II | 2.375 | 2.5 | 2.645 | 1.15 | 1.25 | 1.35 | | SSTL33_I | 3.135 | 3.3 | 3.6 | 1.3 | 1.5 | 1.7 | | SSTL33_II | 3.135 | 3.3 | 3.6 | 1.3 | 1.5 | 1 | | HSTL18_I | 1.71 | 1.8 | 1.89 | 0.816 | 0.9 | 1.08 | | HSTL18_II | 1.71 | 1.8 | 1.89 | 0.816 | 0.9 | 1.08 | | HSTL15 | 1.425 | 1.5 | 1.575 | 0.68 | 0.75 | 0.9 | | PCI33 | 3.135 | 3.3 | 3.6 | - | - | - | | LVPECL33E | 3.135 | 3.3 | 3.6 | - | - | - | | MLVDS25E | 2.375 | 2.5 | 2.625 | - | - | - | | BLVDS25E | 2.375 | 2.5 | 2.625 | - | - | - | | RSDS25E | 2.375 | 2.5 | 2.625 | - | - | - | | LVDS25E | 2.375 | 2.5 | 2.625 | - | - | - | | SSTL15D | 1.425 | 1.5 | 1.575 | - | - | - | | SSTL18D_I | 1.71 | 1.8 | 1.89 | - | - | - | | SSTL18D_II | 1.71 | 1.8 | 1.89 | - | - | - | | SSTL25D_I | 2.375 | 2.5 | 2.625 | - | - | - | | SSTL25D_II | 2.375 | 2.5 | 2.625 | - | - | - | | SSTL33D_I | 3.135 | 3.3 | 3.6 | - | - | - | | SSTL33D_II | 3.135 | 3.3 | 3.6 | - | - | - | | HSTL15D | 1.425 | 1.575 | 1.89 | - | - | - | | HSTL18D_I | 1.71 | 1.8 | 1.89 | - | - | - | | HSTL18D_II | 1.71 | 1.8 | 1.89 | - | - | - | DS841-2.7E 40(55) ### 3.3.4 Single-ended I/O DC Characteristics Table 3-13 Single-ended I/O DC Characteristics | Name | VIL | | ViH | | VoL | Vон | loL <sup>[1]</sup> | lон <sup>[1]</sup> | |-----------|-----------------------------------------------------------|--------------------------|--------------------------|-------------------------|-----------------------|--------------------------|--------------------------|----------------------------| | Ivallie | Min | Max | Min | Max | (Max) | (Min) | (mA) | (mA) | | | | | | | | | 4 | -4 | | | | | | | | | 8 | -8 | | LVCMOS33 | -0.3V | 0.8V | 2.0V | 3.6V | 0.4V | Vccio-0.4V | 12 | -12 | | LVTTL33 | -0.5 V | 0.0 V | 2.00 | 3.0 V | | | 16 | -16 | | | | | | | | | 24 <sup>[2]</sup> | -24 <sup>[2]</sup> | | | | | | | 0.2V | Vccio-0.2V | 0.1 | -0.1 | | | | | | | | | 4 | -4 | | | | | | | 0.4V | Vccio-0.4V | 8 | -8 | | LVCMOS25 | -0.3V | 0.7V | 1.7V | 3.6V | 0.40 | V CCIO-0.4 V | 12 | -12 | | | | | | | | | 16 | -16 | | | | | | | 0.2V | Vccio-0.2V | 0.1 | -0.1 | | | | | | | | | 4 | -4 | | | -0.3V 0.35*V <sub>CCIO</sub> 0.65* V <sub>CCIO</sub> 3.6V | 0.35*V <sub>CCIO</sub> | 0.65* V <sub>CCIO</sub> | 3.6V | 0.4V | Vccio-0.4V | 8 | -8 | | LVCMOS18 | | | | | | | 12 | -12 | | | | | 0.2V | V <sub>CCIO</sub> -0.2V | 0.1 | -0.1 | | | | | -0.3V | 0.35* Vccio | 0.65* Vccio | | 0.4V | Vccio-0.4V | 4 | -4 | | LVCMOS15 | | | | 3.6V | 0.4 V | V CC10-0.4 V | 8 | -8 | | | | | | | 0.2V | Vccio-0.2V | 0.1 | -0.1 | | | -0.3V | 0.3V 0.35*Vccio | 0.65* Vccio | 3.6V | 0.4V | V <sub>CCIO</sub> -0.4V | 4 or 2 <sup>[3]</sup> | -4 or<br>-2 <sup>[3]</sup> | | LVCMOS12 | | | | | | VCC10-0.4V | 8 or<br>6 <sup>[3]</sup> | -8 or<br>-6 <sup>[3]</sup> | | | | | | | 0.2V | V <sub>CCIO</sub> -0.2V | 0.1 | -0.1 | | PCI33 | -0.3V | 0.3*V <sub>CCIO</sub> | 0.5*V <sub>CCIO</sub> | 3.6V | 0.1*V <sub>CCIO</sub> | 0.9*V <sub>CCIO</sub> | 1.5 | -0.5 | | SSTL33_I | -0.3V | V <sub>REF</sub> -0.2V | V <sub>REF</sub> +0.2V | 3.6V | 0.7 | V <sub>CCIO</sub> -1.1V | 8 | -8 | | SSTL25_I | -0.3V | V <sub>REF</sub> -0.18V | V <sub>REF</sub> +0.18V | 3.6V | 0.54V | V <sub>CCIO</sub> -0.62V | 8 | -8 | | SSTL25_II | -0.3V | V <sub>REF</sub> -0.18V | V <sub>REF</sub> +0.18V | 3.6V | N/A | N/A | N/A | N/A | | SSTL18_II | -0.3V | V <sub>REF</sub> -0.125V | V <sub>REF</sub> +0.125V | 3.6V | N/A | N/A | N/A | N/A | | SSTL18_I | -0.3V | V <sub>REF</sub> -0.125V | V <sub>REF</sub> +0.125V | 3.6V | 0.40V | V <sub>CCIO</sub> -0.40V | 8 | -8 | | SSTL15 | -0.3V | V <sub>REF</sub> -0.1V | V <sub>REF</sub> + 0.1V | 3.6V | 0.40V | V <sub>CCIO</sub> -0.40V | 8 | -8 | | HSTL18_I | -0.3V | V <sub>REF</sub> -0.1V | V <sub>REF</sub> + 0.1V | 3.6V | 0.40V | V <sub>CCIO</sub> -0.40V | 8 | -8 | | HSTL18_II | -0.3V | V <sub>REF</sub> -0.1V | V <sub>REF</sub> + 0.1V | 3.6V | N/A | N/A | N/A | N/A | | HSTL15_I | -0.3V | V <sub>REF</sub> -0.1V | V <sub>REF</sub> + 0.1V | 3.6V | 0.40V | Vccio-0.40V | 8 | -8 | | HSTL15_II | -0.3V | V <sub>REF</sub> -0.1V | V <sub>REF</sub> + 0.1V | 3.6V | N/A | N/A | N/A | N/A | Note! DS841-2.7E 41(55) - [1] The total DC current limit(sourced and sunk current) of all IOs in the same bank: the total DC current of all IOs in the same bank shall not be greater than n\*8mA, where n represents the number of IOs bonded out from a bank. - [2] GW1NZ-2 does not support 24mA. - [3] GW1NZ-2 supports 2mA/6mA, and GW1NZ-1 supports 4mA/8mA. ### 3.3.5 Differential I/O DC Characteristics Table 3-14 Differential I/O DC Characteristics (LVDS) | Name | Description | Test conditions | Min. | Тур. | Max. | Unit | |------------------------|------------------------------------------------------------|---------------------------------------------------------------|-------|------|-------|------| | VINA, VINB | Input Voltage | | 0 | - | 2.15 | V | | V <sub>CM</sub> | Input Common Mode Voltage(Input Common Mode Voltage) | Half the Sum of the Two Inputs | 0.05 | - | 2.1 | V | | V <sub>THD</sub> | Differential Input Threshold | Difference<br>Between the Two<br>Inputs | ±100 | - | ±600 | mV | | lin | Input Current | Power On or<br>Power Off | - | - | ±20 | μA | | Vон | Output High Voltage for V <sub>OP</sub> or V <sub>OM</sub> | $R_T = 100\Omega$ | - | - | 1.60 | V | | Vol | Output Low Voltage for VoP or VoM | R <sub>T</sub> = 100Ω | 0.9 | - | - | V | | Vod | Output Voltage Differential | (V <sub>OP</sub> - V <sub>OM</sub> ),<br>R <sub>T</sub> =100Ω | 250 | 350 | 450 | mV | | $\Delta V_{\text{OD}}$ | Change in Vod Between High and Low | | - | - | 50 | mV | | Vos | Output Voltage Offset | $(V_{OP} + V_{OM})/2$ ,<br>R <sub>T</sub> =100 $\Omega$ | 1.125 | 1.20 | 1.375 | V | | ΔVos | Change in Vos Between High and Low | | - | - | 50 | mV | | ls | Short-circuit current | V <sub>OD</sub> = 0V output short-circuit | - | - | 15 | mA | ### 3.4 Switching Characteristics ### 3.4.1 CFU Switching Characteristics **Table 3-15 CFU Timing Parameters** | Nama | Description | | Speed Grade | | | |----------|------------------------------|---|-------------|------|--| | Name | | | Max | Unit | | | tut4_cfu | LUT4 delay | - | 0.674 | ns | | | tsr_cfu | Set/Reset to Register output | - | 1.86 | ns | | | tco_cru | Clock to Register output | - | 0.76 | ns | | ### 3.4.2 Gearbox Switching Characteristics **Table 3-16 Gearbox Timing Parameters** | Device | Name | Description | Max. | Unit | |-----------------------------|----------|-------------|------|------| | GW1NZ-1 <sup>[1], [2]</sup> | FMAXIDDR | 1:2 Gearbox | 400 | Mbps | DS841-2.7E 42(55) | Device | Name | Description | Max. | Unit | |------------------------|-----------|-------------------------------------------------------|------|------| | | | maximum serial input rate | | | | | FMAXIDES4 | 1:4 Gearbox<br>maximum serial<br>input rate | 800 | Mbps | | | FMAXIDES7 | 1:7 Gearbox<br>maximum serial<br>input rate | 1000 | Mbps | | | FMAXIDESx | 1:8/1:10 Gearbox<br>maximum serial<br>input rate | 1100 | Mbps | | | FMAXoddr | 2:1 Gearbox<br>maximum serial<br>output rate | 400 | Mbps | | | FMAXoser4 | 4:1 Gearbox<br>maximum serial<br>output rate | 800 | Mbps | | | FMAXoser7 | 7:1 Gearbox<br>maximum serial<br>output rate | 1000 | Mbps | | | FMAXoserx | 8:1/10:1 Gearbox<br>maximum serial<br>output rate | 1100 | Mbps | | | FMAXIDDR | 1:2 Gearbox<br>maximum serial<br>input rate | 400 | Mbps | | | FMAXIDES4 | 1:4 Gearbox<br>maximum serial<br>input rate | 800 | Mbps | | | FMAXIDES7 | 1:7 Gearbox<br>maximum serial<br>input rate | 1000 | Mbps | | GW1NZ-2 <sup>[2]</sup> | FMAXIDESx | 1:8/1:10/1:16<br>Gearbox maximum<br>serial input rate | 1200 | Mbps | | GVVINZ-Z | FMAXoddr | 2:1 Gearbox<br>maximum serial<br>output rate | 400 | Mbps | | | FMAXoser4 | 4:1 Gearbox<br>maximum serial<br>output rate | 800 | Mbps | | | FMAXoser7 | 7:1 Gearbox<br>maximum serial<br>output rate | 1000 | Mbps | | | FMAXoserx | 8:1/10:1 Gearbox<br>maximum serial<br>output rate | 1200 | Mbps | ### Note! - [1] GW1NZ-1 does not support LVDS input and TLVDS output. - [2] The LVDS IO speed can be up to 800 Mbps (GW1NZ-1, ELVDS output) and 1 Gbps (GW1NZ-2), but note that for the 1:4 Gearbox and 1:2 Gearbox, the internal core may not be able to reach the corresponding speed. DS841-2.7E 43(55) Test conditions: Drive Strength=3.5 mA。 ### 3.4.3 Clock and I/O Switching Characteristics **Table 3-17 External Switching Characteristics** | Device | Name | C6/I5 | C5/I4 | Unit | |-----------|-----------------------------|-------|-------|-------| | Device | Name | Тур. | Тур. | Offic | | | HCLK Tree delay | 1.2 | 1.4 | ns | | GW1NZ-1 | PCLK Tree<br>delay(GCLK0~5) | 2.4 | 2.6 | ns | | GW INZ-1 | PCLK Tree<br>delay(GCLK6~7) | 2.7 | 2.9 | ns | | | Pin-LUT-Pin Delay | 4.3 | 4.6 | ns | | | HCLK Tree delay | 0.8 | 1.1 | ns | | GW1NZ-2 | PCLK Tree delay(GCLK0~5) | 2.1 | 2.4 | ns | | GVV INZ-2 | PCLK Tree<br>delay(GCLK6~7) | 2.5 | 2.8 | ns | | | Pin-LUT-Pin Delay | 3 | 3.5 | ns | Note! Test conditions: $V_{CC}=1.2V_{\circ}$ ### 3.4.4 BSRAM Switching Characteristics **Table 3-18 BSRAM Timing Parameters** | Name | Description | Speed Grade | | Unit | |-------------|----------------------------------------|-------------|------|-------| | INAITIE | Description | Min | Max | Offic | | tcoad_bsram | Clock to output from read address/data | - | 5.10 | ns | | tcoor_bsram | Clock to output from output register | - | 0.56 | ns | ### 3.4.5 On-chip Oscillator Switching Characteristics **Table 3-19 On-chip Oscillator Parameters** | Name | Description | Min. | Тур. | Max. | | |------------------------|----------------------------------|-----------|-----------|-----------|--| | £ | Output Frequency (0 to +85°C) | 106.25MHz | 125MHz | 143.75MHz | | | fmax | Output Frequency (-40 to +100°C) | 100MHz | 125MHz | 150MHz | | | <b>t</b> <sub>DT</sub> | Output Clock Duty Cycle | 43% | 50% | 57% | | | topjit | Output Clock Period Jitter | 0.01UIPP | 0.012UIPP | 0.02UIPP | | DS841-2.7E 44(55) ### 3.4.6 PLL Switching Characteristics **Table 3-20 PLL Parameters** | Device | Version | Speed Grade | Name | Min. | Max. | |------------|------------|-------------|--------|-------------|--------| | | | | CLKIN | 3MHz | 400MHz | | | | CGUE | PFD | 3MHz | 400MHz | | | | C6/I5 | VCO | 400MHz | 800MHz | | | 1)/yereien | | CLKOUT | 3.125MHz | 400MHz | | | LV version | 05/14 | CLKIN | 3MHz | 320MHz | | | | | PFD | 3MHz | 320MHz | | | | C5/I4 | VCO | 320MHz | 640MHz | | | | | CLKOUT | 2.5MHz | 360MHz | | | | | CLKIN | 3MHz | 200MHz | | GW1NZ-1 | | C5/I4 | PFD | 3MHz | 200MHz | | | | C5/14 | VCO | 200MHz | 400MHz | | | | | CLKOUT | 1.5625MHz | 200MHz | | | ZV version | 13 | CLKIN | 3MHz | 150MHz | | | | | PFD | 3MHz | 150MHz | | | | | VCO | 150MHz | 300MHz | | | | | CLKOUT | 1.171875MHz | 150MHz | | | | 12 | CLKIN | 3MHz | 100MHz | | | | | PFD | 3MHz | 100MHz | | | | | VCO | 100MHz | 200MHz | | | | | CLKOUT | 0.78125MHz | 100MHz | | | ZV version | 13 | CLKIN | TBD | TBD | | | | | PFD | TBD | TBD | | | | | VCO | TBD | TBD | | GW1NZ-2 | | | CLKOUT | TBD | TBD | | GVV IIVZ-Z | | 10 | CLKIN | TBD | TBD | | | | | PFD | TBD | TBD | | | | 12 | VCO | TBD | TBD | | | | | CLKOUT | TBD | TBD | DS841-2.7E 45(55) ### 3.5 User Flash Characteristics ### 3.5.1 DC Electrical Characteristics Table 3-21 GW1NZ-1 User Flash DC Characteristics<sup>[1]</sup> | Name | Para | Max. | | Unit | Wake-up | Condition | |--------------------------------|---------------------------------|--------------------|------|-------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Ivaille | meter | Vcc <sup>[4]</sup> | Vccx | Offic | time | Condition | | Read mode(w/I 25ns) | | 2.19 | 0.5 | mA | N/A | Minimum clock period,<br>100% duty cycle , VIN =<br>"1/0" | | Write mode | I <sub>CC1</sub> <sup>[2]</sup> | 0.1 | 12 | mA | N/A | _ | | Erase mode | | 0.1 | 12 | mA | N/A | _ | | Page erase mode | | 0.1 | 12 | mA | N/A | _ | | Static read current (25-50ns) | Icc2 | 980 | 25 | μА | N/A | XE=YE=SE="1", between T=T <sub>acc</sub> and T=50ns, the I/O current is 0mA. After T=50ns, the internal timer turns off read mode, and the I/O current turns out to be the standby current. | | Standby mode | I <sub>SB</sub> | 5.2 | 20 | μΑ | 0 | Vss, Vccx, and Vcc | | Power down mode <sup>[3]</sup> | I <sub>PD</sub> | 0 | 0 | μΑ | 7us | V <sub>CCX</sub> =0 | | Typical (25°C) | | | | | | | | Standby mode | IsB | 0.4 | 7.5 | μΑ | 0 | Vss, Vccx, and Vcc | | Power down mode <sup>[3]</sup> | I <sub>PD</sub> | 0 | 0 | μΑ | 3.5us | Vccx=0 | ### Note! - [1] These values are average DC currents and the peak currents will be higher than these average currents. - [2] I<sub>CC1</sub> calculation in different cycle time of T<sub>new</sub>. - T<sub>new</sub>< T<sub>acc</sub>: not allowed. - $T_{new} = T_{acc}$ : see the table above. - $T_{acc}$ < $T_{new}$ 50ns: $I_{CC1}$ (new) = ( $I_{CC1}$ $I_{CC2}$ )( $T_{acc}$ / $T_{new}$ ) + $I_{CC2}$ - $T_{\text{new}} > 50 \text{ns}$ : $I_{CC1}$ (new) = ( $I_{CC1}$ $I_{CC2}$ )( $T_{\text{acc}}/T_{\text{new}}$ ) + $50 \text{ns} * I_{CC2}/T_{\text{new}}$ + $I_{SB}$ - t > 50ns: I<sub>CC2</sub> = I<sub>SB</sub> - [3] Only supported in the low-power mode User Flash. - [4] V<sub>CC</sub> must be greater than 1.08V from time zero of the wake-up time. DS841-2.7E 46(55) Table3-22 GW1NZ-2 User Flash DC Characteristics[1], [4] | Name | Parame<br>ter | Max. | | Limit | Wake-up | Condition | |-------------------------------------|--------------------------------|--------|------|-------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Name | | Vcc[3] | Vccx | Unit | time | Condition | | Read mode(w/l<br>25ns) | | 2.19 | 0.5 | mA | NA | Minimum clock period, 100% duty cycle , VIN = "1/0" | | Write mode | Icc1 <sup>[2]</sup> | 0.1 | 12 | mA | NA | _ | | Erase mode | ICC1 <sup>1</sup> <sup>3</sup> | 0.1 | 12 | mA | NA | _ | | Page erase<br>mode | | 0.1 | 12 | mA | NA | - | | Static read<br>current<br>(25-50ns) | Icc2 | 980 | 25 | μА | NA | XE=YE=SE="1", between T=T <sub>acc</sub> and T=50ns, the I/O current is 0mA. After T=50ns, the internal timer turns off read mode, and the I/O current turns out to be the standby current. | | Standby mode | I <sub>SB</sub> | 5.2 | 20 | μA | 0 | Vss, Vccx, and Vcc | ### Note! - [1] These values are average DC currents and the peak currents will be higher than these average currents. - [2] I<sub>CC1</sub> calculation in different cycle time of T<sub>new</sub>. - T<sub>new</sub>< T<sub>acc</sub>: not allowed. - $T_{new} = T_{acc}$ : see the table above. - $T_{acc}$ < $T_{new}$ 50ns: $I_{CC1}$ (new) = ( $I_{CC1}$ $I_{CC2}$ )( $T_{acc}$ / $T_{new}$ ) + $I_{CC2}$ - $T_{\text{new}} > 50 \text{ns}$ : $I_{\text{CC1}} (\text{new}) = (I_{\text{CC1}} I_{\text{CC2}})(T_{\text{acc}}/T_{\text{new}}) + 50 \text{ns}^*I_{\text{CC2}}/T_{\text{new}} + I_{\text{SB}}$ - t > 50ns: I<sub>CC2</sub> = I<sub>SB</sub> - [3] V<sub>CC</sub> must be greater than 1.08V from time zero of the wake-up time. - [4] The leakage current of the Flash is included in the leakage current of the device, see Table 3-4. DS841-2.7E 47(55) ### 3.5.2 Timing Parameters Table 3-23 User Flash Timing Parameters $^{[1],[4],[5]}$ | User Mode | Par | ameter | Symbol | Min. | Max. | Unit | |---------------------------------------|----------------------------|-------------------|----------------------|------|------|------| | | WC | 1 | T <sub>acc</sub> [2] | - | 25 | ns | | | TC | | | - | 22 | ns | | Access time | вс | | | - | 21 | ns | | | LT | | | - | 21 | ns | | | WC | | | - | 25 | ns | | Program/Erase time | to d | ata storage setup | T <sub>nvs</sub> | 5 | - | μs | | Data storage ho | old ti | me | T <sub>nvh</sub> | 5 | - | μs | | Data storage ho | old ti | me(mass erase) | T <sub>nvh1</sub> | 100 | - | μs | | Data storage to | pro | gram setup time | T <sub>pgs</sub> | 10 | - | μs | | Program hold ti | me | | T <sub>pgh</sub> | 20 | - | ns | | Program time | | | T <sub>prog</sub> | 8 | 16 | μs | | Write prepare ti | me | | Twpr | >0 | - | ns | | Write hold time | | | T <sub>whd</sub> | >0 | - | ns | | Control to progr | ram/ | erase setup time | T <sub>cps</sub> | -10 | - | ns | | SE to read cont | trol s | etup time | Tas | 0.1 | - | ns | | Positive pulse v | Positive pulse width of SE | | | 5 | - | ns | | Address/data se | Address/data setup time | | | 20 | - | ns | | Address/data h | Address/data hold time | | | 20 | - | ns | | Data hold time | | | T <sub>dh</sub> | 0.5 | - | ns | | | | WC1 | T <sub>ah</sub> | 25 | - | ns | | | | TC | | 22 | - | ns | | Address hold tir in read mode | time | ВС | | 21 | - | ns | | iii rodd iiiodo | | LT | | 21 | - | ns | | | | WC | | 25 | - | ns | | Negative pulse | widt | h of SE | T <sub>nws</sub> | 2 | - | ns | | Recovery time | | | T <sub>rcv</sub> | 10 | - | μs | | Data storage time | | | T <sub>hv</sub> [3] | - | 6 | ms | | Erase time | | | T <sub>erase</sub> | 100 | 120 | ms | | Mass erase time | | | T <sub>me</sub> | 100 | 120 | ms | | Wake-up time of power-down to standby | | | T <sub>wk_pd</sub> | 7 | - | μs | | Standby hold time | | | T <sub>sbh</sub> | 100 | - | ns | | V <sub>CC</sub> setup time | | | T <sub>ps</sub> | 0 | - | ns | | V <sub>CCX</sub> hold time | V <sub>CCX</sub> hold time | | | 0 | - | ns | ### Note! • [1] The values are simulation data and are subject to change. DS841-2.7E 48(55) - [2] After XADR, YADR, XE, and YE are valid, T<sub>acc</sub> starts at the rising edge of SE. DOUT will be kept before the next valid read operation starts. - [3] T<sub>hv</sub> is the cumulative time from the start of the write operation to the next data erase operation. The same address cannot be written twice before the next erase; the same memory cell cannot be written twice before the next erase. This limitation is for security reasons. - [4] All waveforms have a 1ns rising time and a 1ns falling time. - [5] Control signals(X, YADR, XE, and YE) need to be held for at least T<sub>acc</sub>, which starts at the rising edge of SE. ### 3.5.3 Timing Diagrams Figure 3-1 Read Mode Figure 3-2 Write Mode DS841-2.7E 49(55) ### 3.6 Configuration Interface Timing Specification The GW1NZ series of FPGA products support 6 GowinCONFIG modes: AUTO BOOT, SSPI, MSPI, DUAL BOOT, SERIAL, and CPU. For more information, please refer to <u>UG290, Gowin FPGA Products</u> <u>Programming and Configuration User Guide.</u> DS841-2.7E 50(55) 40rdering Information 4.1 Part Naming # **4** Ordering Information ### 4.1 Part Naming Figure 4-1 Part Naming - ES Figure 4-2 Part Naming Examples - Production ### Note! [1] FN32 is the legacy version. DS841-2.7E 51(55) 40rdering Information 4.2 Package Markings • For more information about the packages, please refer to <u>1.2 Product Resources</u> and <u>1.3 Package Information</u>. - Both "C" and "I" are used in Gowin's part name marking for one device. GOWIN devices are screened using industrial standards, so the same device can be used for both industrial (I) and commercial (C) applications. The maximum temperature of the industrial grade is 100°C, and the maximum temperature of the commercial grade is 85°C. Therefore, if the chip meets speed grade 5 in commercial grade applications, its speed grade will be 4 in industrial grade applications. - The LittleBee family devices and Arora family devices of the same speed grade have different speeds. ### 4.2 Package Markings Gowin's devices have markings on the their surfaces, as shown in Figure 4-3. Figure 4-3 Package Marking Examples ### Note! - [1] The first two lines in the right figure(s) above are both the "Part Number". - [2] The Date Code followed by an "X" is for X version devices. - [3] Whether the package marking bears the Gowin Logo or not depends on the package type, package size, and Part Number length. The above figure are only examples of the package markings. DS841-2.7E 52(55) 5About This Manual 5.1 Purpose ## 5 About This Manual ### 5.1 Purpose This data sheet provides a comprehensive overview of the GW1NZ series of FPGA products, including their features, resources, architecture, AC/DC characteristics, and ordering details. ### 5.2 Related Documents The latest documents are available at www.gowinsemi.com. - <u>UG290, Gowin FPGA Products Programming and Configuration User</u> <u>Guide</u> - UG843, GW1NZ series of FPGA Products Package and Pinout Manual - UG842, GW1NZ-1 Pinout - UG847, GW1NZ-2 Pinout ### 5.3 Terminology and Abbreviations The terminology and abbreviations used in this manual are shown in Table 5-1. DS841-2.7E 53(55) Table 5-1 Terminology and Abbreviations | Terminology and Abbreviations | Full Name | |-------------------------------|-----------------------------------| | ALU | Arithmetic Logic Unit | | BSRAM | Block Static Random Access Memory | | CFU | Configurable Functional Unit | | CG25 | WLCSP25 | | CG56 | WLCSP56 | | CLS | Configurable Logic Section | | CRU | Configurable Routing Unit | | CS16 | WLCSP16 | | DCS | Dynamic Clock Selector | | DP | True Dual Port 16K BSRAM | | DQCE | Dynamic Quadrant Clock Enable | | FN24 | QFN24 | | FN32 | QFN32 | | FN32F | QFN32F | | FPGA | Field Programmable Gate Array | | GPIO | Gowin Programmable IO | | IOB | Input/output Block | | LUT4 | 4-input Look Up Table | | PLL | Phase Locked Loop | | QN48 | QFN48 | | REG | Register | | SDP | Semi Dual Port 16K BSRAM | | SP | Single Port 16K BSRAM | | SPMI | System Power Management Interface | DS841-2.7E 54(55) ### 5.4 Support and Feedback Gowin Semiconductor provides customers with comprehensive technical support. If you have any questions, comments, or suggestions, please feel free to contact us directly using the information provided below. Website: www.gowinsemi.com E-mail: support@gowinsemi.com DS841-2.7E 55(55)